|
@@ -222,3 +222,199 @@ enum {
|
|
|
SCIFA4_RXD_PORT204_MARK, /* MSEL5CR[12:11] = 01 */
|
|
|
SCIFA4_TXD_PORT203_MARK,
|
|
|
|
|
|
+ SCIFA4_RXD_PORT94_MARK, /* MSEL5CR[12:11] = 10 */
|
|
|
+ SCIFA4_TXD_PORT93_MARK,
|
|
|
+
|
|
|
+ SCIFA4_SCK_PORT21_MARK, /* SCIFA4_SCK Port 21/205 */
|
|
|
+ SCIFA4_SCK_PORT205_MARK,
|
|
|
+
|
|
|
+ /* SCIFA5 */
|
|
|
+ SCIFA5_TXD_PORT20_MARK, /* MSEL5CR[15:14] = 00 */
|
|
|
+ SCIFA5_RXD_PORT10_MARK,
|
|
|
+
|
|
|
+ SCIFA5_RXD_PORT207_MARK, /* MSEL5CR[15:14] = 01 */
|
|
|
+ SCIFA5_TXD_PORT208_MARK,
|
|
|
+
|
|
|
+ SCIFA5_TXD_PORT91_MARK, /* MSEL5CR[15:14] = 10 */
|
|
|
+ SCIFA5_RXD_PORT92_MARK,
|
|
|
+
|
|
|
+ SCIFA5_SCK_PORT23_MARK, /* SCIFA5_SCK Port 23/206 */
|
|
|
+ SCIFA5_SCK_PORT206_MARK,
|
|
|
+
|
|
|
+ /* SCIFA6 */
|
|
|
+ SCIFA6_SCK_MARK, SCIFA6_RXD_MARK, SCIFA6_TXD_MARK,
|
|
|
+
|
|
|
+ /* SCIFA7 */
|
|
|
+ SCIFA7_TXD_MARK, SCIFA7_RXD_MARK,
|
|
|
+
|
|
|
+ /* SCIFAB */
|
|
|
+ SCIFB_SCK_PORT190_MARK, /* MSEL5CR_17_0 */
|
|
|
+ SCIFB_RXD_PORT191_MARK,
|
|
|
+ SCIFB_TXD_PORT192_MARK,
|
|
|
+ SCIFB_RTS_PORT186_MARK,
|
|
|
+ SCIFB_CTS_PORT187_MARK,
|
|
|
+
|
|
|
+ SCIFB_SCK_PORT2_MARK, /* MSEL5CR_17_1 */
|
|
|
+ SCIFB_RXD_PORT3_MARK,
|
|
|
+ SCIFB_TXD_PORT4_MARK,
|
|
|
+ SCIFB_RTS_PORT172_MARK,
|
|
|
+ SCIFB_CTS_PORT173_MARK,
|
|
|
+
|
|
|
+ /* LCD0 */
|
|
|
+ LCDC0_SELECT_MARK,
|
|
|
+
|
|
|
+ LCD0_D0_MARK, LCD0_D1_MARK, LCD0_D2_MARK, LCD0_D3_MARK,
|
|
|
+ LCD0_D4_MARK, LCD0_D5_MARK, LCD0_D6_MARK, LCD0_D7_MARK,
|
|
|
+ LCD0_D8_MARK, LCD0_D9_MARK, LCD0_D10_MARK, LCD0_D11_MARK,
|
|
|
+ LCD0_D12_MARK, LCD0_D13_MARK, LCD0_D14_MARK, LCD0_D15_MARK,
|
|
|
+ LCD0_D16_MARK, LCD0_D17_MARK,
|
|
|
+ LCD0_DON_MARK, LCD0_VCPWC_MARK, LCD0_VEPWC_MARK,
|
|
|
+ LCD0_DCK_MARK, LCD0_VSYN_MARK, /* for RGB */
|
|
|
+ LCD0_HSYN_MARK, LCD0_DISP_MARK, /* for RGB */
|
|
|
+ LCD0_WR_MARK, LCD0_RD_MARK, /* for SYS */
|
|
|
+ LCD0_CS_MARK, LCD0_RS_MARK, /* for SYS */
|
|
|
+
|
|
|
+ LCD0_D21_PORT158_MARK, LCD0_D23_PORT159_MARK, /* MSEL5CR_6_1 */
|
|
|
+ LCD0_D22_PORT160_MARK, LCD0_D20_PORT161_MARK,
|
|
|
+ LCD0_D19_PORT162_MARK, LCD0_D18_PORT163_MARK,
|
|
|
+ LCD0_LCLK_PORT165_MARK,
|
|
|
+
|
|
|
+ LCD0_D18_PORT40_MARK, LCD0_D22_PORT0_MARK, /* MSEL5CR_6_0 */
|
|
|
+ LCD0_D23_PORT1_MARK, LCD0_D21_PORT2_MARK,
|
|
|
+ LCD0_D20_PORT3_MARK, LCD0_D19_PORT4_MARK,
|
|
|
+ LCD0_LCLK_PORT102_MARK,
|
|
|
+
|
|
|
+ /* LCD1 */
|
|
|
+ LCDC1_SELECT_MARK,
|
|
|
+
|
|
|
+ LCD1_D0_MARK, LCD1_D1_MARK, LCD1_D2_MARK, LCD1_D3_MARK,
|
|
|
+ LCD1_D4_MARK, LCD1_D5_MARK, LCD1_D6_MARK, LCD1_D7_MARK,
|
|
|
+ LCD1_D8_MARK, LCD1_D9_MARK, LCD1_D10_MARK, LCD1_D11_MARK,
|
|
|
+ LCD1_D12_MARK, LCD1_D13_MARK, LCD1_D14_MARK, LCD1_D15_MARK,
|
|
|
+ LCD1_D16_MARK, LCD1_D17_MARK, LCD1_D18_MARK, LCD1_D19_MARK,
|
|
|
+ LCD1_D20_MARK, LCD1_D21_MARK, LCD1_D22_MARK, LCD1_D23_MARK,
|
|
|
+ LCD1_DON_MARK, LCD1_VCPWC_MARK,
|
|
|
+ LCD1_LCLK_MARK, LCD1_VEPWC_MARK,
|
|
|
+
|
|
|
+ LCD1_DCK_MARK, LCD1_VSYN_MARK, /* for RGB */
|
|
|
+ LCD1_HSYN_MARK, LCD1_DISP_MARK, /* for RGB */
|
|
|
+ LCD1_RS_MARK, LCD1_CS_MARK, /* for SYS */
|
|
|
+ LCD1_RD_MARK, LCD1_WR_MARK, /* for SYS */
|
|
|
+
|
|
|
+ /* RSPI */
|
|
|
+ RSPI_SSL0_A_MARK, RSPI_SSL1_A_MARK, RSPI_SSL2_A_MARK,
|
|
|
+ RSPI_SSL3_A_MARK, RSPI_CK_A_MARK, RSPI_MOSI_A_MARK,
|
|
|
+ RSPI_MISO_A_MARK,
|
|
|
+
|
|
|
+ /* VIO CKO */
|
|
|
+ VIO_CKO1_MARK, /* needs fixup */
|
|
|
+ VIO_CKO2_MARK,
|
|
|
+ VIO_CKO_1_MARK,
|
|
|
+ VIO_CKO_MARK,
|
|
|
+
|
|
|
+ /* VIO0 */
|
|
|
+ VIO0_D0_MARK, VIO0_D1_MARK, VIO0_D2_MARK, VIO0_D3_MARK,
|
|
|
+ VIO0_D4_MARK, VIO0_D5_MARK, VIO0_D6_MARK, VIO0_D7_MARK,
|
|
|
+ VIO0_D8_MARK, VIO0_D9_MARK, VIO0_D10_MARK, VIO0_D11_MARK,
|
|
|
+ VIO0_D12_MARK, VIO0_VD_MARK, VIO0_HD_MARK, VIO0_CLK_MARK,
|
|
|
+ VIO0_FIELD_MARK,
|
|
|
+
|
|
|
+ VIO0_D13_PORT26_MARK, /* MSEL5CR_27_0 */
|
|
|
+ VIO0_D14_PORT25_MARK,
|
|
|
+ VIO0_D15_PORT24_MARK,
|
|
|
+
|
|
|
+ VIO0_D13_PORT22_MARK, /* MSEL5CR_27_1 */
|
|
|
+ VIO0_D14_PORT95_MARK,
|
|
|
+ VIO0_D15_PORT96_MARK,
|
|
|
+
|
|
|
+ /* VIO1 */
|
|
|
+ VIO1_D0_MARK, VIO1_D1_MARK, VIO1_D2_MARK, VIO1_D3_MARK,
|
|
|
+ VIO1_D4_MARK, VIO1_D5_MARK, VIO1_D6_MARK, VIO1_D7_MARK,
|
|
|
+ VIO1_VD_MARK, VIO1_HD_MARK, VIO1_CLK_MARK, VIO1_FIELD_MARK,
|
|
|
+
|
|
|
+ /* TPU0 */
|
|
|
+ TPU0TO0_MARK, TPU0TO1_MARK, TPU0TO3_MARK,
|
|
|
+ TPU0TO2_PORT66_MARK, /* TPU0TO2 Port 66/202 */
|
|
|
+ TPU0TO2_PORT202_MARK,
|
|
|
+
|
|
|
+ /* SSP1 0 */
|
|
|
+ STP0_IPD0_MARK, STP0_IPD1_MARK, STP0_IPD2_MARK, STP0_IPD3_MARK,
|
|
|
+ STP0_IPD4_MARK, STP0_IPD5_MARK, STP0_IPD6_MARK, STP0_IPD7_MARK,
|
|
|
+ STP0_IPEN_MARK, STP0_IPCLK_MARK, STP0_IPSYNC_MARK,
|
|
|
+
|
|
|
+ /* SSP1 1 */
|
|
|
+ STP1_IPD1_MARK, STP1_IPD2_MARK, STP1_IPD3_MARK, STP1_IPD4_MARK,
|
|
|
+ STP1_IPD5_MARK, STP1_IPD6_MARK, STP1_IPD7_MARK, STP1_IPCLK_MARK,
|
|
|
+ STP1_IPSYNC_MARK,
|
|
|
+
|
|
|
+ STP1_IPD0_PORT186_MARK, /* MSEL5CR_23_0 */
|
|
|
+ STP1_IPEN_PORT187_MARK,
|
|
|
+
|
|
|
+ STP1_IPD0_PORT194_MARK, /* MSEL5CR_23_1 */
|
|
|
+ STP1_IPEN_PORT193_MARK,
|
|
|
+
|
|
|
+ /* SIM */
|
|
|
+ SIM_RST_MARK, SIM_CLK_MARK,
|
|
|
+ SIM_D_PORT22_MARK, /* SIM_D Port 22/199 */
|
|
|
+ SIM_D_PORT199_MARK,
|
|
|
+
|
|
|
+ /* SDHI0 */
|
|
|
+ SDHI0_D0_MARK, SDHI0_D1_MARK, SDHI0_D2_MARK, SDHI0_D3_MARK,
|
|
|
+ SDHI0_CD_MARK, SDHI0_WP_MARK, SDHI0_CMD_MARK, SDHI0_CLK_MARK,
|
|
|
+
|
|
|
+ /* SDHI1 */
|
|
|
+ SDHI1_D0_MARK, SDHI1_D1_MARK, SDHI1_D2_MARK, SDHI1_D3_MARK,
|
|
|
+ SDHI1_CD_MARK, SDHI1_WP_MARK, SDHI1_CMD_MARK, SDHI1_CLK_MARK,
|
|
|
+
|
|
|
+ /* SDHI2 */
|
|
|
+ SDHI2_D0_MARK, SDHI2_D1_MARK, SDHI2_D2_MARK, SDHI2_D3_MARK,
|
|
|
+ SDHI2_CLK_MARK, SDHI2_CMD_MARK,
|
|
|
+
|
|
|
+ SDHI2_CD_PORT24_MARK, /* MSEL5CR_19_0 */
|
|
|
+ SDHI2_WP_PORT25_MARK,
|
|
|
+
|
|
|
+ SDHI2_WP_PORT177_MARK, /* MSEL5CR_19_1 */
|
|
|
+ SDHI2_CD_PORT202_MARK,
|
|
|
+
|
|
|
+ /* MSIOF2 */
|
|
|
+ MSIOF2_TXD_MARK, MSIOF2_RXD_MARK, MSIOF2_TSCK_MARK,
|
|
|
+ MSIOF2_SS2_MARK, MSIOF2_TSYNC_MARK, MSIOF2_SS1_MARK,
|
|
|
+ MSIOF2_MCK1_MARK, MSIOF2_MCK0_MARK, MSIOF2_RSYNC_MARK,
|
|
|
+ MSIOF2_RSCK_MARK,
|
|
|
+
|
|
|
+ /* KEYSC */
|
|
|
+ KEYIN4_MARK, KEYIN5_MARK, KEYIN6_MARK, KEYIN7_MARK,
|
|
|
+ KEYOUT0_MARK, KEYOUT1_MARK, KEYOUT2_MARK, KEYOUT3_MARK,
|
|
|
+ KEYOUT4_MARK, KEYOUT5_MARK, KEYOUT6_MARK, KEYOUT7_MARK,
|
|
|
+
|
|
|
+ KEYIN0_PORT43_MARK, /* MSEL4CR_18_0 */
|
|
|
+ KEYIN1_PORT44_MARK,
|
|
|
+ KEYIN2_PORT45_MARK,
|
|
|
+ KEYIN3_PORT46_MARK,
|
|
|
+
|
|
|
+ KEYIN0_PORT58_MARK, /* MSEL4CR_18_1 */
|
|
|
+ KEYIN1_PORT57_MARK,
|
|
|
+ KEYIN2_PORT56_MARK,
|
|
|
+ KEYIN3_PORT55_MARK,
|
|
|
+
|
|
|
+ /* VOU */
|
|
|
+ DV_D0_MARK, DV_D1_MARK, DV_D2_MARK, DV_D3_MARK,
|
|
|
+ DV_D4_MARK, DV_D5_MARK, DV_D6_MARK, DV_D7_MARK,
|
|
|
+ DV_D8_MARK, DV_D9_MARK, DV_D10_MARK, DV_D11_MARK,
|
|
|
+ DV_D12_MARK, DV_D13_MARK, DV_D14_MARK, DV_D15_MARK,
|
|
|
+ DV_CLK_MARK, DV_VSYNC_MARK, DV_HSYNC_MARK,
|
|
|
+
|
|
|
+ /* MEMC */
|
|
|
+ MEMC_AD0_MARK, MEMC_AD1_MARK, MEMC_AD2_MARK, MEMC_AD3_MARK,
|
|
|
+ MEMC_AD4_MARK, MEMC_AD5_MARK, MEMC_AD6_MARK, MEMC_AD7_MARK,
|
|
|
+ MEMC_AD8_MARK, MEMC_AD9_MARK, MEMC_AD10_MARK, MEMC_AD11_MARK,
|
|
|
+ MEMC_AD12_MARK, MEMC_AD13_MARK, MEMC_AD14_MARK, MEMC_AD15_MARK,
|
|
|
+ MEMC_CS0_MARK, MEMC_INT_MARK, MEMC_NWE_MARK, MEMC_NOE_MARK,
|
|
|
+
|
|
|
+ MEMC_CS1_MARK, /* MSEL4CR_6_0 */
|
|
|
+ MEMC_ADV_MARK,
|
|
|
+ MEMC_WAIT_MARK,
|
|
|
+ MEMC_BUSCLK_MARK,
|
|
|
+
|
|
|
+ MEMC_A1_MARK, /* MSEL4CR_6_1 */
|
|
|
+ MEMC_DREQ0_MARK,
|