|
@@ -328,3 +328,84 @@ static void div4_kick(struct clk *clk)
|
|
__raw_writel(value, FRQCRB);
|
|
__raw_writel(value, FRQCRB);
|
|
}
|
|
}
|
|
|
|
|
|
|
|
+static int divisors[] = { 2, 3, 4, 6, 8, 12, 16, 18,
|
|
|
|
+ 24, 32, 36, 48, 0, 72, 96, 0 };
|
|
|
|
+
|
|
|
|
+static struct clk_div_mult_table div4_div_mult_table = {
|
|
|
|
+ .divisors = divisors,
|
|
|
|
+ .nr_divisors = ARRAY_SIZE(divisors),
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct clk_div4_table div4_table = {
|
|
|
|
+ .div_mult_table = &div4_div_mult_table,
|
|
|
|
+ .kick = div4_kick,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+enum { DIV4_I, DIV4_ZG, DIV4_B, DIV4_M1, DIV4_CSIR,
|
|
|
|
+ DIV4_ZTR, DIV4_ZT, DIV4_ZX, DIV4_HP,
|
|
|
|
+ DIV4_ISPB, DIV4_S, DIV4_ZB, DIV4_ZB3, DIV4_CP,
|
|
|
|
+ DIV4_DDRP, DIV4_NR };
|
|
|
|
+
|
|
|
|
+#define DIV4(_reg, _bit, _mask, _flags) \
|
|
|
|
+ SH_CLK_DIV4(&pllc1_clk, _reg, _bit, _mask, _flags)
|
|
|
|
+
|
|
|
|
+static struct clk div4_clks[DIV4_NR] = {
|
|
|
|
+ [DIV4_I] = DIV4(FRQCRA, 20, 0x6fff, CLK_ENABLE_ON_INIT),
|
|
|
|
+ [DIV4_ZG] = DIV4(FRQCRA, 16, 0x6fff, CLK_ENABLE_ON_INIT),
|
|
|
|
+ [DIV4_B] = DIV4(FRQCRA, 8, 0x6fff, CLK_ENABLE_ON_INIT),
|
|
|
|
+ [DIV4_M1] = DIV4(FRQCRA, 4, 0x6fff, CLK_ENABLE_ON_INIT),
|
|
|
|
+ [DIV4_CSIR] = DIV4(FRQCRA, 0, 0x6fff, 0),
|
|
|
|
+ [DIV4_ZTR] = DIV4(FRQCRB, 20, 0x6fff, 0),
|
|
|
|
+ [DIV4_ZT] = DIV4(FRQCRB, 16, 0x6fff, 0),
|
|
|
|
+ [DIV4_ZX] = DIV4(FRQCRB, 12, 0x6fff, 0),
|
|
|
|
+ [DIV4_HP] = DIV4(FRQCRB, 4, 0x6fff, 0),
|
|
|
|
+ [DIV4_ISPB] = DIV4(FRQCRC, 20, 0x6fff, 0),
|
|
|
|
+ [DIV4_S] = DIV4(FRQCRC, 12, 0x6fff, 0),
|
|
|
|
+ [DIV4_ZB] = DIV4(FRQCRC, 8, 0x6fff, 0),
|
|
|
|
+ [DIV4_ZB3] = DIV4(FRQCRC, 4, 0x6fff, 0),
|
|
|
|
+ [DIV4_CP] = DIV4(FRQCRC, 0, 0x6fff, 0),
|
|
|
|
+ [DIV4_DDRP] = DIV4(FRQCRD, 0, 0x677c, 0),
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+enum { DIV6_VCK1, DIV6_VCK2, DIV6_VCK3, DIV6_FMSI, DIV6_FMSO,
|
|
|
|
+ DIV6_SUB, DIV6_SPU,
|
|
|
|
+ DIV6_VOU, DIV6_DSIT, DIV6_DSI0P, DIV6_DSI1P,
|
|
|
|
+ DIV6_NR };
|
|
|
|
+
|
|
|
|
+static struct clk div6_clks[DIV6_NR] = {
|
|
|
|
+ [DIV6_VCK1] = SH_CLK_DIV6(&pllc1_div2_clk, VCLKCR1, 0),
|
|
|
|
+ [DIV6_VCK2] = SH_CLK_DIV6(&pllc1_div2_clk, VCLKCR2, 0),
|
|
|
|
+ [DIV6_VCK3] = SH_CLK_DIV6(&pllc1_div2_clk, VCLKCR3, 0),
|
|
|
|
+ [DIV6_FMSI] = SH_CLK_DIV6(&pllc1_div2_clk, FMSICKCR, 0),
|
|
|
|
+ [DIV6_FMSO] = SH_CLK_DIV6(&pllc1_div2_clk, FMSOCKCR, 0),
|
|
|
|
+ [DIV6_SUB] = SH_CLK_DIV6(&sh7372_extal2_clk, SUBCKCR, 0),
|
|
|
|
+ [DIV6_SPU] = SH_CLK_DIV6(&pllc1_div2_clk, SPUCKCR, 0),
|
|
|
|
+ [DIV6_VOU] = SH_CLK_DIV6(&pllc1_div2_clk, VOUCKCR, 0),
|
|
|
|
+ [DIV6_DSIT] = SH_CLK_DIV6(&pllc1_div2_clk, DSITCKCR, 0),
|
|
|
|
+ [DIV6_DSI0P] = SH_CLK_DIV6(&pllc1_div2_clk, DSI0PCKCR, 0),
|
|
|
|
+ [DIV6_DSI1P] = SH_CLK_DIV6(&pllc1_div2_clk, DSI1PCKCR, 0),
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+enum { DIV6_HDMI, DIV6_FSIA, DIV6_FSIB, DIV6_REPARENT_NR };
|
|
|
|
+
|
|
|
|
+/* Indices are important - they are the actual src selecting values */
|
|
|
|
+static struct clk *hdmi_parent[] = {
|
|
|
|
+ [0] = &pllc1_div2_clk,
|
|
|
|
+ [1] = &sh7372_pllc2_clk,
|
|
|
|
+ [2] = &sh7372_dv_clki_clk,
|
|
|
|
+ [3] = NULL, /* pllc2_div4 not implemented yet */
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct clk *fsiackcr_parent[] = {
|
|
|
|
+ [0] = &pllc1_div2_clk,
|
|
|
|
+ [1] = &sh7372_pllc2_clk,
|
|
|
|
+ [2] = &fsiack_clk, /* external input for FSI A */
|
|
|
|
+ [3] = NULL, /* setting prohibited */
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct clk *fsibckcr_parent[] = {
|
|
|
|
+ [0] = &pllc1_div2_clk,
|
|
|
|
+ [1] = &sh7372_pllc2_clk,
|
|
|
|
+ [2] = &fsibck_clk, /* external input for FSI B */
|
|
|
|
+ [3] = NULL, /* setting prohibited */
|
|
|
|
+};
|