|
@@ -2037,3 +2037,98 @@ static struct pinmux_cfg_reg pinmux_config_regs[] = {
|
|
|
FN_DU0_DR5, FN_LCDOUT5,
|
|
|
/* IP2_24 [1] */
|
|
|
FN_DU0_DR4, FN_LCDOUT4,
|
|
|
+ /* IP2_23 [1] */
|
|
|
+ FN_DU0_DR3, FN_LCDOUT3,
|
|
|
+ /* IP2_22 [1] */
|
|
|
+ FN_DU0_DR2, FN_LCDOUT2,
|
|
|
+ /* IP2_21_19 [3] */
|
|
|
+ FN_DU0_DR1, FN_LCDOUT1, FN_DACK0, FN_DRACK0,
|
|
|
+ FN_GPS_SIGN_B, FN_AUDATA1, FN_RX5_C, 0,
|
|
|
+ /* IP2_18_16 [3] */
|
|
|
+ FN_DU0_DR0, FN_LCDOUT0, FN_DREQ0, FN_GPS_CLK_B,
|
|
|
+ FN_AUDATA0, FN_TX5_C, 0, 0,
|
|
|
+ /* IP2_15_12 [4] */
|
|
|
+ FN_HRTS0, FN_RTS1_TANS, FN_MDATA, FN_TX0_C,
|
|
|
+ FN_SUB_TMS, FN_CC5_STATE1, FN_CC5_STATE9, FN_CC5_STATE17,
|
|
|
+ FN_CC5_STATE25, FN_CC5_STATE33, 0, 0,
|
|
|
+ 0, 0, 0, 0,
|
|
|
+ /* IP2_11_8 [4] */
|
|
|
+ FN_HCTS0, FN_CTS1, FN_STM, FN_PWM0_D,
|
|
|
+ FN_RX0_C, FN_SCIF_CLK_C, FN_SUB_TRST, FN_TCLK1_B,
|
|
|
+ FN_CC5_OSCOUT, 0, 0, 0,
|
|
|
+ 0, 0, 0, 0,
|
|
|
+ /* IP2_7_4 [4] */
|
|
|
+ FN_HSCK0, FN_SCK1, FN_MTS, FN_PWM5,
|
|
|
+ FN_SCK0_C, FN_SSI_SDATA9_B, FN_SUB_TDO, FN_CC5_STATE0,
|
|
|
+ FN_CC5_STATE8, FN_CC5_STATE16, FN_CC5_STATE24, FN_CC5_STATE32,
|
|
|
+ 0, 0, 0, 0,
|
|
|
+ /* IP2_3_0 [4] */
|
|
|
+ FN_HRX0, FN_RX1, FN_SCKZ, FN_RTS0_C_TANS_C,
|
|
|
+ FN_SUB_TDI, FN_CC5_STATE3, FN_CC5_STATE11, FN_CC5_STATE19,
|
|
|
+ FN_CC5_STATE27, FN_CC5_STATE35, 0, 0,
|
|
|
+ 0, 0, 0, 0 }
|
|
|
+ },
|
|
|
+ { PINMUX_CFG_REG_VAR("IPSR3", 0xfffc002c, 32,
|
|
|
+ 3, 1, 1, 3, 1, 2, 1, 1, 1, 1, 1,
|
|
|
+ 1, 3, 3, 1, 1, 1, 1, 1, 1, 3) {
|
|
|
+ /* IP3_31_29 [3] */
|
|
|
+ FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE, FN_CAN1_TX, FN_TX2_C,
|
|
|
+ FN_SCL2_C, FN_REMOCON, 0, 0,
|
|
|
+ /* IP3_28 [1] */
|
|
|
+ FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE,
|
|
|
+ /* IP3_27 [1] */
|
|
|
+ FN_DU0_EXHSYNC_DU0_HSYNC, FN_QSTH_QHS,
|
|
|
+ /* IP3_26_24 [3] */
|
|
|
+ FN_DU0_DOTCLKOUT1, FN_QSTVB_QVE, FN_RX3_D_IRDA_RX_D, FN_SDA3_B,
|
|
|
+ FN_SDA2_C, FN_DACK0_B, FN_DRACK0_B, 0,
|
|
|
+ /* IP3_23 [1] */
|
|
|
+ FN_DU0_DOTCLKOUT0, FN_QCLK,
|
|
|
+ /* IP3_22_21 [2] */
|
|
|
+ FN_DU0_DOTCLKIN, FN_QSTVA_QVS, FN_TX3_D_IRDA_TX_D, FN_SCL3_B,
|
|
|
+ /* IP3_20 [1] */
|
|
|
+ FN_DU0_DB7, FN_LCDOUT23,
|
|
|
+ /* IP3_19 [1] */
|
|
|
+ FN_DU0_DB6, FN_LCDOUT22,
|
|
|
+ /* IP3_18 [1] */
|
|
|
+ FN_DU0_DB5, FN_LCDOUT21,
|
|
|
+ /* IP3_17 [1] */
|
|
|
+ FN_DU0_DB4, FN_LCDOUT20,
|
|
|
+ /* IP3_16 [1] */
|
|
|
+ FN_DU0_DB3, FN_LCDOUT19,
|
|
|
+ /* IP3_15 [1] */
|
|
|
+ FN_DU0_DB2, FN_LCDOUT18,
|
|
|
+ /* IP3_14_12 [3] */
|
|
|
+ FN_DU0_DB1, FN_LCDOUT17, FN_EX_WAIT2, FN_SDA1,
|
|
|
+ FN_GPS_MAG_B, FN_AUDATA5, FN_SCK5_C, 0,
|
|
|
+ /* IP3_11_9 [3] */
|
|
|
+ FN_DU0_DB0, FN_LCDOUT16, FN_EX_WAIT1, FN_SCL1,
|
|
|
+ FN_TCLK1, FN_AUDATA4, 0, 0,
|
|
|
+ /* IP3_8 [1] */
|
|
|
+ FN_DU0_DG7, FN_LCDOUT15,
|
|
|
+ /* IP3_7 [1] */
|
|
|
+ FN_DU0_DG6, FN_LCDOUT14,
|
|
|
+ /* IP3_6 [1] */
|
|
|
+ FN_DU0_DG5, FN_LCDOUT13,
|
|
|
+ /* IP3_5 [1] */
|
|
|
+ FN_DU0_DG4, FN_LCDOUT12,
|
|
|
+ /* IP3_4 [1] */
|
|
|
+ FN_DU0_DG3, FN_LCDOUT11,
|
|
|
+ /* IP3_3 [1] */
|
|
|
+ FN_DU0_DG2, FN_LCDOUT10,
|
|
|
+ /* IP3_2_0 [3] */
|
|
|
+ FN_DU0_DG1, FN_LCDOUT9, FN_DACK1, FN_SDA2,
|
|
|
+ FN_AUDATA3, 0, 0, 0 }
|
|
|
+ },
|
|
|
+ { PINMUX_CFG_REG_VAR("IPSR4", 0xfffc0030, 32,
|
|
|
+ 3, 1, 1, 1, 1, 1, 1, 3, 3,
|
|
|
+ 1, 1, 1, 1, 1, 1, 3, 3, 3, 2) {
|
|
|
+ /* IP4_31_29 [3] */
|
|
|
+ FN_DU1_DB0, FN_VI2_DATA4_VI2_B4, FN_SCL2_B, FN_SD3_DAT0,
|
|
|
+ FN_TX5, FN_SCK0_D, 0, 0,
|
|
|
+ /* IP4_28 [1] */
|
|
|
+ FN_DU1_DG7, FN_VI2_R3,
|
|
|
+ /* IP4_27 [1] */
|
|
|
+ FN_DU1_DG6, FN_VI2_R2,
|
|
|
+ /* IP4_26 [1] */
|
|
|
+ FN_DU1_DG5, FN_VI2_R1,
|
|
|
+ /* IP4_25 [1] */
|