|
@@ -1040,3 +1040,195 @@ static pinmux_enum_t pinmux_data[] = {
|
|
PINMUX_DATA(LCD2D12_MARK, PORT132_FN7),
|
|
PINMUX_DATA(LCD2D12_MARK, PORT132_FN7),
|
|
PINMUX_DATA(VIO_D3_MARK, PORT133_FN1), \
|
|
PINMUX_DATA(VIO_D3_MARK, PORT133_FN1), \
|
|
PINMUX_DATA(MSIOF2_TSYNC_MARK, PORT133_FN3, MSEL4CR_MSEL11_0), \
|
|
PINMUX_DATA(MSIOF2_TSYNC_MARK, PORT133_FN3, MSEL4CR_MSEL11_0), \
|
|
|
|
+ PINMUX_DATA(LCD2D13_MARK, PORT133_FN7),
|
|
|
|
+ PINMUX_DATA(VIO_D4_MARK, PORT134_FN1), \
|
|
|
|
+ PINMUX_DATA(MSIOF2_TXD_MARK, PORT134_FN3, MSEL4CR_MSEL11_0), \
|
|
|
|
+ PINMUX_DATA(LCD2D14_MARK, PORT134_FN7),
|
|
|
|
+ PINMUX_DATA(VIO_D5_MARK, PORT135_FN1), \
|
|
|
|
+ PINMUX_DATA(MSIOF2_TSCK_MARK, PORT135_FN3, MSEL4CR_MSEL11_0), \
|
|
|
|
+ PINMUX_DATA(LCD2D15_MARK, PORT135_FN7),
|
|
|
|
+ PINMUX_DATA(VIO_D6_MARK, PORT136_FN1), \
|
|
|
|
+ PINMUX_DATA(PORT136_KEYOUT8_MARK, PORT136_FN2), \
|
|
|
|
+ PINMUX_DATA(LCD2D16_MARK, PORT136_FN7),
|
|
|
|
+ PINMUX_DATA(VIO_D7_MARK, PORT137_FN1), \
|
|
|
|
+ PINMUX_DATA(PORT137_KEYOUT9_MARK, PORT137_FN2), \
|
|
|
|
+ PINMUX_DATA(LCD2D17_MARK, PORT137_FN7),
|
|
|
|
+ PINMUX_DATA(VIO_D8_MARK, PORT138_FN1), \
|
|
|
|
+ PINMUX_DATA(PORT138_KEYOUT8_MARK, PORT138_FN2), \
|
|
|
|
+ PINMUX_DATA(VIO2_D0_MARK, PORT138_FN6), \
|
|
|
|
+ PINMUX_DATA(LCD2D6_MARK, PORT138_FN7),
|
|
|
|
+ PINMUX_DATA(VIO_D9_MARK, PORT139_FN1), \
|
|
|
|
+ PINMUX_DATA(PORT139_KEYOUT9_MARK, PORT139_FN2), \
|
|
|
|
+ PINMUX_DATA(VIO2_D1_MARK, PORT139_FN6), \
|
|
|
|
+ PINMUX_DATA(LCD2D7_MARK, PORT139_FN7),
|
|
|
|
+ PINMUX_DATA(VIO_D10_MARK, PORT140_FN1), \
|
|
|
|
+ PINMUX_DATA(TPU0TO2_MARK, PORT140_FN4), \
|
|
|
|
+ PINMUX_DATA(VIO2_D2_MARK, PORT140_FN6), \
|
|
|
|
+ PINMUX_DATA(LCD2D8_MARK, PORT140_FN7),
|
|
|
|
+ PINMUX_DATA(VIO_D11_MARK, PORT141_FN1), \
|
|
|
|
+ PINMUX_DATA(TPU0TO3_MARK, PORT141_FN4), \
|
|
|
|
+ PINMUX_DATA(VIO2_D3_MARK, PORT141_FN6), \
|
|
|
|
+ PINMUX_DATA(LCD2D9_MARK, PORT141_FN7),
|
|
|
|
+ PINMUX_DATA(VIO_D12_MARK, PORT142_FN1), \
|
|
|
|
+ PINMUX_DATA(PORT142_KEYOUT10_MARK, PORT142_FN2), \
|
|
|
|
+ PINMUX_DATA(VIO2_D4_MARK, PORT142_FN6), \
|
|
|
|
+ PINMUX_DATA(LCD2D2_MARK, PORT142_FN7),
|
|
|
|
+ PINMUX_DATA(VIO_D13_MARK, PORT143_FN1), \
|
|
|
|
+ PINMUX_DATA(PORT143_KEYOUT11_MARK, PORT143_FN2), \
|
|
|
|
+ PINMUX_DATA(PORT143_KEYOUT6_MARK, PORT143_FN3), \
|
|
|
|
+ PINMUX_DATA(VIO2_D5_MARK, PORT143_FN6), \
|
|
|
|
+ PINMUX_DATA(LCD2D3_MARK, PORT143_FN7),
|
|
|
|
+ PINMUX_DATA(VIO_D14_MARK, PORT144_FN1), \
|
|
|
|
+ PINMUX_DATA(PORT144_KEYOUT7_MARK, PORT144_FN2), \
|
|
|
|
+ PINMUX_DATA(VIO2_D6_MARK, PORT144_FN6), \
|
|
|
|
+ PINMUX_DATA(LCD2D4_MARK, PORT144_FN7),
|
|
|
|
+ PINMUX_DATA(VIO_D15_MARK, PORT145_FN1), \
|
|
|
|
+ PINMUX_DATA(TPU1TO3_MARK, PORT145_FN3), \
|
|
|
|
+ PINMUX_DATA(PORT145_LCD2DISP_MARK, PORT145_FN4), \
|
|
|
|
+ PINMUX_DATA(PORT145_LCD2RS_MARK, PORT145_FN5), \
|
|
|
|
+ PINMUX_DATA(VIO2_D7_MARK, PORT145_FN6), \
|
|
|
|
+ PINMUX_DATA(LCD2D5_MARK, PORT145_FN7),
|
|
|
|
+ PINMUX_DATA(VIO_CLK_MARK, PORT146_FN1), \
|
|
|
|
+ PINMUX_DATA(LCD2DCK_MARK, PORT146_FN4), \
|
|
|
|
+ PINMUX_DATA(PORT146_LCD2WR__MARK, PORT146_FN5), \
|
|
|
|
+ PINMUX_DATA(VIO2_CLK_MARK, PORT146_FN6, MSEL4CR_MSEL27_0), \
|
|
|
|
+ PINMUX_DATA(LCD2D18_MARK, PORT146_FN7),
|
|
|
|
+ PINMUX_DATA(VIO_FIELD_MARK, PORT147_FN1), \
|
|
|
|
+ PINMUX_DATA(LCD2RD__MARK, PORT147_FN4), \
|
|
|
|
+ PINMUX_DATA(VIO2_FIELD_MARK, PORT147_FN6, MSEL4CR_MSEL27_0), \
|
|
|
|
+ PINMUX_DATA(LCD2D19_MARK, PORT147_FN7),
|
|
|
|
+ PINMUX_DATA(VIO_CKO_MARK, PORT148_FN1),
|
|
|
|
+ PINMUX_DATA(A27_MARK, PORT149_FN1), \
|
|
|
|
+ PINMUX_DATA(PORT149_RDWR_MARK, PORT149_FN2), \
|
|
|
|
+ PINMUX_DATA(MFG0_IN1_MARK, PORT149_FN3), \
|
|
|
|
+ PINMUX_DATA(PORT149_KEYOUT9_MARK, PORT149_FN4),
|
|
|
|
+ PINMUX_DATA(MFG0_IN2_MARK, PORT150_FN3),
|
|
|
|
+ PINMUX_DATA(TS_SPSYNC3_MARK, PORT151_FN4), \
|
|
|
|
+ PINMUX_DATA(MSIOF2_RSCK_MARK, PORT151_FN5),
|
|
|
|
+ PINMUX_DATA(TS_SDAT3_MARK, PORT152_FN4), \
|
|
|
|
+ PINMUX_DATA(MSIOF2_RSYNC_MARK, PORT152_FN5),
|
|
|
|
+ PINMUX_DATA(TPU1TO2_MARK, PORT153_FN3), \
|
|
|
|
+ PINMUX_DATA(TS_SDEN3_MARK, PORT153_FN4), \
|
|
|
|
+ PINMUX_DATA(PORT153_MSIOF2_SS1_MARK, PORT153_FN5),
|
|
|
|
+ PINMUX_DATA(SCIFA2_TXD1_MARK, PORT154_FN2, MSEL3CR_MSEL9_0), \
|
|
|
|
+ PINMUX_DATA(MSIOF2_MCK0_MARK, PORT154_FN5),
|
|
|
|
+ PINMUX_DATA(SCIFA2_RXD1_MARK, PORT155_FN2, MSEL3CR_MSEL9_0), \
|
|
|
|
+ PINMUX_DATA(MSIOF2_MCK1_MARK, PORT155_FN5),
|
|
|
|
+ PINMUX_DATA(SCIFA2_RTS1__MARK, PORT156_FN2, MSEL3CR_MSEL9_0), \
|
|
|
|
+ PINMUX_DATA(PORT156_MSIOF2_SS2_MARK, PORT156_FN5),
|
|
|
|
+ PINMUX_DATA(SCIFA2_CTS1__MARK, PORT157_FN2, MSEL3CR_MSEL9_0), \
|
|
|
|
+ PINMUX_DATA(PORT157_MSIOF2_RXD_MARK, PORT157_FN5, MSEL4CR_MSEL11_0,
|
|
|
|
+ MSEL4CR_MSEL10_0),
|
|
|
|
+ PINMUX_DATA(DINT__MARK, PORT158_FN1), \
|
|
|
|
+ PINMUX_DATA(SCIFA2_SCK1_MARK, PORT158_FN2, MSEL3CR_MSEL9_0), \
|
|
|
|
+ PINMUX_DATA(TS_SCK3_MARK, PORT158_FN4),
|
|
|
|
+ PINMUX_DATA(PORT159_SCIFB_SCK_MARK, PORT159_FN1, MSEL4CR_MSEL22_0), \
|
|
|
|
+ PINMUX_DATA(PORT159_SCIFA5_SCK_MARK, PORT159_FN2, MSEL4CR_MSEL21_1), \
|
|
|
|
+ PINMUX_DATA(NMI_MARK, PORT159_FN3),
|
|
|
|
+ PINMUX_DATA(PORT160_SCIFB_TXD_MARK, PORT160_FN1, MSEL4CR_MSEL22_0), \
|
|
|
|
+ PINMUX_DATA(PORT160_SCIFA5_TXD_MARK, PORT160_FN2, MSEL4CR_MSEL21_1),
|
|
|
|
+ PINMUX_DATA(PORT161_SCIFB_CTS__MARK, PORT161_FN1, MSEL4CR_MSEL22_0), \
|
|
|
|
+ PINMUX_DATA(PORT161_SCIFA5_CTS__MARK, PORT161_FN2, MSEL4CR_MSEL21_1),
|
|
|
|
+ PINMUX_DATA(PORT162_SCIFB_RXD_MARK, PORT162_FN1, MSEL4CR_MSEL22_0), \
|
|
|
|
+ PINMUX_DATA(PORT162_SCIFA5_RXD_MARK, PORT162_FN2, MSEL4CR_MSEL21_1),
|
|
|
|
+ PINMUX_DATA(PORT163_SCIFB_RTS__MARK, PORT163_FN1, MSEL4CR_MSEL22_0), \
|
|
|
|
+ PINMUX_DATA(PORT163_SCIFA5_RTS__MARK, PORT163_FN2, MSEL4CR_MSEL21_1), \
|
|
|
|
+ PINMUX_DATA(TPU3TO0_MARK, PORT163_FN5),
|
|
|
|
+ PINMUX_DATA(LCDD0_MARK, PORT192_FN1),
|
|
|
|
+ PINMUX_DATA(LCDD1_MARK, PORT193_FN1), \
|
|
|
|
+ PINMUX_DATA(PORT193_SCIFA5_CTS__MARK, PORT193_FN3, MSEL4CR_MSEL21_0,
|
|
|
|
+ MSEL4CR_MSEL20_1), \
|
|
|
|
+ PINMUX_DATA(BBIF2_TSYNC1_MARK, PORT193_FN5),
|
|
|
|
+ PINMUX_DATA(LCDD2_MARK, PORT194_FN1), \
|
|
|
|
+ PINMUX_DATA(PORT194_SCIFA5_RTS__MARK, PORT194_FN3, MSEL4CR_MSEL21_0,
|
|
|
|
+ MSEL4CR_MSEL20_1), \
|
|
|
|
+ PINMUX_DATA(BBIF2_TSCK1_MARK, PORT194_FN5),
|
|
|
|
+ PINMUX_DATA(LCDD3_MARK, PORT195_FN1), \
|
|
|
|
+ PINMUX_DATA(PORT195_SCIFA5_RXD_MARK, PORT195_FN3, MSEL4CR_MSEL21_0,
|
|
|
|
+ MSEL4CR_MSEL20_1), \
|
|
|
|
+ PINMUX_DATA(BBIF2_TXD1_MARK, PORT195_FN5),
|
|
|
|
+ PINMUX_DATA(LCDD4_MARK, PORT196_FN1), \
|
|
|
|
+ PINMUX_DATA(PORT196_SCIFA5_TXD_MARK, PORT196_FN3, MSEL4CR_MSEL21_0,
|
|
|
|
+ MSEL4CR_MSEL20_1),
|
|
|
|
+ PINMUX_DATA(LCDD5_MARK, PORT197_FN1), \
|
|
|
|
+ PINMUX_DATA(PORT197_SCIFA5_SCK_MARK, PORT197_FN3, MSEL4CR_MSEL21_0,
|
|
|
|
+ MSEL4CR_MSEL20_1), \
|
|
|
|
+ PINMUX_DATA(MFG2_OUT2_MARK, PORT197_FN5), \
|
|
|
|
+ PINMUX_DATA(TPU2TO1_MARK, PORT197_FN7),
|
|
|
|
+ PINMUX_DATA(LCDD6_MARK, PORT198_FN1),
|
|
|
|
+ PINMUX_DATA(LCDD7_MARK, PORT199_FN1), \
|
|
|
|
+ PINMUX_DATA(TPU4TO1_MARK, PORT199_FN2), \
|
|
|
|
+ PINMUX_DATA(MFG4_OUT2_MARK, PORT199_FN5),
|
|
|
|
+ PINMUX_DATA(LCDD8_MARK, PORT200_FN1), \
|
|
|
|
+ PINMUX_DATA(D16_MARK, PORT200_FN6),
|
|
|
|
+ PINMUX_DATA(LCDD9_MARK, PORT201_FN1), \
|
|
|
|
+ PINMUX_DATA(D17_MARK, PORT201_FN6),
|
|
|
|
+ PINMUX_DATA(LCDD10_MARK, PORT202_FN1), \
|
|
|
|
+ PINMUX_DATA(D18_MARK, PORT202_FN6),
|
|
|
|
+ PINMUX_DATA(LCDD11_MARK, PORT203_FN1), \
|
|
|
|
+ PINMUX_DATA(D19_MARK, PORT203_FN6),
|
|
|
|
+ PINMUX_DATA(LCDD12_MARK, PORT204_FN1), \
|
|
|
|
+ PINMUX_DATA(D20_MARK, PORT204_FN6),
|
|
|
|
+ PINMUX_DATA(LCDD13_MARK, PORT205_FN1), \
|
|
|
|
+ PINMUX_DATA(D21_MARK, PORT205_FN6),
|
|
|
|
+ PINMUX_DATA(LCDD14_MARK, PORT206_FN1), \
|
|
|
|
+ PINMUX_DATA(D22_MARK, PORT206_FN6),
|
|
|
|
+ PINMUX_DATA(LCDD15_MARK, PORT207_FN1), \
|
|
|
|
+ PINMUX_DATA(PORT207_MSIOF0L_SS1_MARK, PORT207_FN2, MSEL3CR_MSEL11_1), \
|
|
|
|
+ PINMUX_DATA(D23_MARK, PORT207_FN6),
|
|
|
|
+ PINMUX_DATA(LCDD16_MARK, PORT208_FN1), \
|
|
|
|
+ PINMUX_DATA(PORT208_MSIOF0L_SS2_MARK, PORT208_FN2, MSEL3CR_MSEL11_1), \
|
|
|
|
+ PINMUX_DATA(D24_MARK, PORT208_FN6),
|
|
|
|
+ PINMUX_DATA(LCDD17_MARK, PORT209_FN1), \
|
|
|
|
+ PINMUX_DATA(D25_MARK, PORT209_FN6),
|
|
|
|
+ PINMUX_DATA(LCDD18_MARK, PORT210_FN1), \
|
|
|
|
+ PINMUX_DATA(DREQ2_MARK, PORT210_FN2), \
|
|
|
|
+ PINMUX_DATA(PORT210_MSIOF0L_SS1_MARK, PORT210_FN5, MSEL3CR_MSEL11_1), \
|
|
|
|
+ PINMUX_DATA(D26_MARK, PORT210_FN6),
|
|
|
|
+ PINMUX_DATA(LCDD19_MARK, PORT211_FN1), \
|
|
|
|
+ PINMUX_DATA(PORT211_MSIOF0L_SS2_MARK, PORT211_FN5, MSEL3CR_MSEL11_1), \
|
|
|
|
+ PINMUX_DATA(D27_MARK, PORT211_FN6),
|
|
|
|
+ PINMUX_DATA(LCDD20_MARK, PORT212_FN1), \
|
|
|
|
+ PINMUX_DATA(TS_SPSYNC1_MARK, PORT212_FN2), \
|
|
|
|
+ PINMUX_DATA(MSIOF0L_MCK0_MARK, PORT212_FN5, MSEL3CR_MSEL11_1), \
|
|
|
|
+ PINMUX_DATA(D28_MARK, PORT212_FN6),
|
|
|
|
+ PINMUX_DATA(LCDD21_MARK, PORT213_FN1), \
|
|
|
|
+ PINMUX_DATA(TS_SDAT1_MARK, PORT213_FN2), \
|
|
|
|
+ PINMUX_DATA(MSIOF0L_MCK1_MARK, PORT213_FN5, MSEL3CR_MSEL11_1), \
|
|
|
|
+ PINMUX_DATA(D29_MARK, PORT213_FN6),
|
|
|
|
+ PINMUX_DATA(LCDD22_MARK, PORT214_FN1), \
|
|
|
|
+ PINMUX_DATA(TS_SDEN1_MARK, PORT214_FN2), \
|
|
|
|
+ PINMUX_DATA(MSIOF0L_RSCK_MARK, PORT214_FN5, MSEL3CR_MSEL11_1), \
|
|
|
|
+ PINMUX_DATA(D30_MARK, PORT214_FN6),
|
|
|
|
+ PINMUX_DATA(LCDD23_MARK, PORT215_FN1), \
|
|
|
|
+ PINMUX_DATA(TS_SCK1_MARK, PORT215_FN2), \
|
|
|
|
+ PINMUX_DATA(MSIOF0L_RSYNC_MARK, PORT215_FN5, MSEL3CR_MSEL11_1), \
|
|
|
|
+ PINMUX_DATA(D31_MARK, PORT215_FN6),
|
|
|
|
+ PINMUX_DATA(LCDDCK_MARK, PORT216_FN1), \
|
|
|
|
+ PINMUX_DATA(LCDWR__MARK, PORT216_FN2),
|
|
|
|
+ PINMUX_DATA(LCDRD__MARK, PORT217_FN1), \
|
|
|
|
+ PINMUX_DATA(DACK2_MARK, PORT217_FN2), \
|
|
|
|
+ PINMUX_DATA(PORT217_LCD2RS_MARK, PORT217_FN3), \
|
|
|
|
+ PINMUX_DATA(MSIOF0L_TSYNC_MARK, PORT217_FN5, MSEL3CR_MSEL11_1), \
|
|
|
|
+ PINMUX_DATA(VIO2_FIELD3_MARK, PORT217_FN6, MSEL4CR_MSEL27_1,
|
|
|
|
+ MSEL4CR_MSEL26_1), \
|
|
|
|
+ PINMUX_DATA(PORT217_LCD2DISP_MARK, PORT217_FN7),
|
|
|
|
+ PINMUX_DATA(LCDHSYN_MARK, PORT218_FN1), \
|
|
|
|
+ PINMUX_DATA(LCDCS__MARK, PORT218_FN2), \
|
|
|
|
+ PINMUX_DATA(LCDCS2__MARK, PORT218_FN3), \
|
|
|
|
+ PINMUX_DATA(DACK3_MARK, PORT218_FN4), \
|
|
|
|
+ PINMUX_DATA(PORT218_VIO_CKOR_MARK, PORT218_FN5),
|
|
|
|
+ PINMUX_DATA(LCDDISP_MARK, PORT219_FN1), \
|
|
|
|
+ PINMUX_DATA(LCDRS_MARK, PORT219_FN2), \
|
|
|
|
+ PINMUX_DATA(PORT219_LCD2WR__MARK, PORT219_FN3), \
|
|
|
|
+ PINMUX_DATA(DREQ3_MARK, PORT219_FN4), \
|
|
|
|
+ PINMUX_DATA(MSIOF0L_TSCK_MARK, PORT219_FN5, MSEL3CR_MSEL11_1), \
|
|
|
|
+ PINMUX_DATA(VIO2_CLK3_MARK, PORT219_FN6, MSEL4CR_MSEL27_1,
|
|
|
|
+ MSEL4CR_MSEL26_1), \
|
|
|
|
+ PINMUX_DATA(LCD2DCK_2_MARK, PORT219_FN7),
|
|
|
|
+ PINMUX_DATA(LCDVSYN_MARK, PORT220_FN1), \
|
|
|
|
+ PINMUX_DATA(LCDVSYN2_MARK, PORT220_FN2),
|
|
|
|
+ PINMUX_DATA(LCDLCLK_MARK, PORT221_FN1), \
|
|
|
|
+ PINMUX_DATA(DREQ1_MARK, PORT221_FN2), \
|
|
|
|
+ PINMUX_DATA(PORT221_LCD2CS__MARK, PORT221_FN3), \
|
|
|
|
+ PINMUX_DATA(PWEN_MARK, PORT221_FN4), \
|