|
@@ -1681,3 +1681,130 @@
|
|
|
#define DMA8_X_COUNT 0xFFC4140C /* DMA8 Inner Loop Count Start Value */
|
|
|
#define DMA8_X_MODIFY 0xFFC41410 /* DMA8 Inner Loop Address Increment */
|
|
|
#define DMA8_Y_COUNT 0xFFC41414 /* DMA8 Outer Loop Count Start Value (2D only) */
|
|
|
+#define DMA8_Y_MODIFY 0xFFC41418 /* DMA8 Outer Loop Address Increment (2D only) */
|
|
|
+#define DMA8_CURR_DESC_PTR 0xFFC41424 /* DMA8 Current Descriptor Pointer */
|
|
|
+#define DMA8_PREV_DESC_PTR 0xFFC41428 /* DMA8 Previous Initial Descriptor Pointer */
|
|
|
+#define DMA8_CURR_ADDR 0xFFC4142C /* DMA8 Current Address */
|
|
|
+#define DMA8_IRQ_STATUS 0xFFC41430 /* DMA8 Status Register */
|
|
|
+#define DMA8_CURR_X_COUNT 0xFFC41434 /* DMA8 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
+#define DMA8_CURR_Y_COUNT 0xFFC41438 /* DMA8 Current Row Count (2D only) */
|
|
|
+#define DMA8_BWL_COUNT 0xFFC41440 /* DMA8 Bandwidth Limit Count */
|
|
|
+#define DMA8_CURR_BWL_COUNT 0xFFC41444 /* DMA8 Bandwidth Limit Count Current */
|
|
|
+#define DMA8_BWM_COUNT 0xFFC41448 /* DMA8 Bandwidth Monitor Count */
|
|
|
+#define DMA8_CURR_BWM_COUNT 0xFFC4144C /* DMA8 Bandwidth Monitor Count Current */
|
|
|
+
|
|
|
+/* =========================
|
|
|
+ DMA9
|
|
|
+ ========================= */
|
|
|
+#define DMA9_NEXT_DESC_PTR 0xFFC41480 /* DMA9 Pointer to Next Initial Descriptor */
|
|
|
+#define DMA9_START_ADDR 0xFFC41484 /* DMA9 Start Address of Current Buffer */
|
|
|
+#define DMA9_CONFIG 0xFFC41488 /* DMA9 Configuration Register */
|
|
|
+#define DMA9_X_COUNT 0xFFC4148C /* DMA9 Inner Loop Count Start Value */
|
|
|
+#define DMA9_X_MODIFY 0xFFC41490 /* DMA9 Inner Loop Address Increment */
|
|
|
+#define DMA9_Y_COUNT 0xFFC41494 /* DMA9 Outer Loop Count Start Value (2D only) */
|
|
|
+#define DMA9_Y_MODIFY 0xFFC41498 /* DMA9 Outer Loop Address Increment (2D only) */
|
|
|
+#define DMA9_CURR_DESC_PTR 0xFFC414A4 /* DMA9 Current Descriptor Pointer */
|
|
|
+#define DMA9_PREV_DESC_PTR 0xFFC414A8 /* DMA9 Previous Initial Descriptor Pointer */
|
|
|
+#define DMA9_CURR_ADDR 0xFFC414AC /* DMA9 Current Address */
|
|
|
+#define DMA9_IRQ_STATUS 0xFFC414B0 /* DMA9 Status Register */
|
|
|
+#define DMA9_CURR_X_COUNT 0xFFC414B4 /* DMA9 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
+#define DMA9_CURR_Y_COUNT 0xFFC414B8 /* DMA9 Current Row Count (2D only) */
|
|
|
+#define DMA9_BWL_COUNT 0xFFC414C0 /* DMA9 Bandwidth Limit Count */
|
|
|
+#define DMA9_CURR_BWL_COUNT 0xFFC414C4 /* DMA9 Bandwidth Limit Count Current */
|
|
|
+#define DMA9_BWM_COUNT 0xFFC414C8 /* DMA9 Bandwidth Monitor Count */
|
|
|
+#define DMA9_CURR_BWM_COUNT 0xFFC414CC /* DMA9 Bandwidth Monitor Count Current */
|
|
|
+
|
|
|
+/* =========================
|
|
|
+ DMA10
|
|
|
+ ========================= */
|
|
|
+#define DMA10_NEXT_DESC_PTR 0xFFC05000 /* DMA10 Pointer to Next Initial Descriptor */
|
|
|
+#define DMA10_START_ADDR 0xFFC05004 /* DMA10 Start Address of Current Buffer */
|
|
|
+#define DMA10_CONFIG 0xFFC05008 /* DMA10 Configuration Register */
|
|
|
+#define DMA10_X_COUNT 0xFFC0500C /* DMA10 Inner Loop Count Start Value */
|
|
|
+#define DMA10_X_MODIFY 0xFFC05010 /* DMA10 Inner Loop Address Increment */
|
|
|
+#define DMA10_Y_COUNT 0xFFC05014 /* DMA10 Outer Loop Count Start Value (2D only) */
|
|
|
+#define DMA10_Y_MODIFY 0xFFC05018 /* DMA10 Outer Loop Address Increment (2D only) */
|
|
|
+#define DMA10_CURR_DESC_PTR 0xFFC05024 /* DMA10 Current Descriptor Pointer */
|
|
|
+#define DMA10_PREV_DESC_PTR 0xFFC05028 /* DMA10 Previous Initial Descriptor Pointer */
|
|
|
+#define DMA10_CURR_ADDR 0xFFC0502C /* DMA10 Current Address */
|
|
|
+#define DMA10_IRQ_STATUS 0xFFC05030 /* DMA10 Status Register */
|
|
|
+#define DMA10_CURR_X_COUNT 0xFFC05034 /* DMA10 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
+#define DMA10_CURR_Y_COUNT 0xFFC05038 /* DMA10 Current Row Count (2D only) */
|
|
|
+#define DMA10_BWL_COUNT 0xFFC05040 /* DMA10 Bandwidth Limit Count */
|
|
|
+#define DMA10_CURR_BWL_COUNT 0xFFC05044 /* DMA10 Bandwidth Limit Count Current */
|
|
|
+#define DMA10_BWM_COUNT 0xFFC05048 /* DMA10 Bandwidth Monitor Count */
|
|
|
+#define DMA10_CURR_BWM_COUNT 0xFFC0504C /* DMA10 Bandwidth Monitor Count Current */
|
|
|
+
|
|
|
+/* =========================
|
|
|
+ DMA11
|
|
|
+ ========================= */
|
|
|
+#define DMA11_NEXT_DESC_PTR 0xFFC05080 /* DMA11 Pointer to Next Initial Descriptor */
|
|
|
+#define DMA11_START_ADDR 0xFFC05084 /* DMA11 Start Address of Current Buffer */
|
|
|
+#define DMA11_CONFIG 0xFFC05088 /* DMA11 Configuration Register */
|
|
|
+#define DMA11_X_COUNT 0xFFC0508C /* DMA11 Inner Loop Count Start Value */
|
|
|
+#define DMA11_X_MODIFY 0xFFC05090 /* DMA11 Inner Loop Address Increment */
|
|
|
+#define DMA11_Y_COUNT 0xFFC05094 /* DMA11 Outer Loop Count Start Value (2D only) */
|
|
|
+#define DMA11_Y_MODIFY 0xFFC05098 /* DMA11 Outer Loop Address Increment (2D only) */
|
|
|
+#define DMA11_CURR_DESC_PTR 0xFFC050A4 /* DMA11 Current Descriptor Pointer */
|
|
|
+#define DMA11_PREV_DESC_PTR 0xFFC050A8 /* DMA11 Previous Initial Descriptor Pointer */
|
|
|
+#define DMA11_CURR_ADDR 0xFFC050AC /* DMA11 Current Address */
|
|
|
+#define DMA11_IRQ_STATUS 0xFFC050B0 /* DMA11 Status Register */
|
|
|
+#define DMA11_CURR_X_COUNT 0xFFC050B4 /* DMA11 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
+#define DMA11_CURR_Y_COUNT 0xFFC050B8 /* DMA11 Current Row Count (2D only) */
|
|
|
+#define DMA11_BWL_COUNT 0xFFC050C0 /* DMA11 Bandwidth Limit Count */
|
|
|
+#define DMA11_CURR_BWL_COUNT 0xFFC050C4 /* DMA11 Bandwidth Limit Count Current */
|
|
|
+#define DMA11_BWM_COUNT 0xFFC050C8 /* DMA11 Bandwidth Monitor Count */
|
|
|
+#define DMA11_CURR_BWM_COUNT 0xFFC050CC /* DMA11 Bandwidth Monitor Count Current */
|
|
|
+
|
|
|
+/* =========================
|
|
|
+ DMA12
|
|
|
+ ========================= */
|
|
|
+#define DMA12_NEXT_DESC_PTR 0xFFC05100 /* DMA12 Pointer to Next Initial Descriptor */
|
|
|
+#define DMA12_START_ADDR 0xFFC05104 /* DMA12 Start Address of Current Buffer */
|
|
|
+#define DMA12_CONFIG 0xFFC05108 /* DMA12 Configuration Register */
|
|
|
+#define DMA12_X_COUNT 0xFFC0510C /* DMA12 Inner Loop Count Start Value */
|
|
|
+#define DMA12_X_MODIFY 0xFFC05110 /* DMA12 Inner Loop Address Increment */
|
|
|
+#define DMA12_Y_COUNT 0xFFC05114 /* DMA12 Outer Loop Count Start Value (2D only) */
|
|
|
+#define DMA12_Y_MODIFY 0xFFC05118 /* DMA12 Outer Loop Address Increment (2D only) */
|
|
|
+#define DMA12_CURR_DESC_PTR 0xFFC05124 /* DMA12 Current Descriptor Pointer */
|
|
|
+#define DMA12_PREV_DESC_PTR 0xFFC05128 /* DMA12 Previous Initial Descriptor Pointer */
|
|
|
+#define DMA12_CURR_ADDR 0xFFC0512C /* DMA12 Current Address */
|
|
|
+#define DMA12_IRQ_STATUS 0xFFC05130 /* DMA12 Status Register */
|
|
|
+#define DMA12_CURR_X_COUNT 0xFFC05134 /* DMA12 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
+#define DMA12_CURR_Y_COUNT 0xFFC05138 /* DMA12 Current Row Count (2D only) */
|
|
|
+#define DMA12_BWL_COUNT 0xFFC05140 /* DMA12 Bandwidth Limit Count */
|
|
|
+#define DMA12_CURR_BWL_COUNT 0xFFC05144 /* DMA12 Bandwidth Limit Count Current */
|
|
|
+#define DMA12_BWM_COUNT 0xFFC05148 /* DMA12 Bandwidth Monitor Count */
|
|
|
+#define DMA12_CURR_BWM_COUNT 0xFFC0514C /* DMA12 Bandwidth Monitor Count Current */
|
|
|
+
|
|
|
+/* =========================
|
|
|
+ DMA13
|
|
|
+ ========================= */
|
|
|
+#define DMA13_NEXT_DESC_PTR 0xFFC07000 /* DMA13 Pointer to Next Initial Descriptor */
|
|
|
+#define DMA13_START_ADDR 0xFFC07004 /* DMA13 Start Address of Current Buffer */
|
|
|
+#define DMA13_CONFIG 0xFFC07008 /* DMA13 Configuration Register */
|
|
|
+#define DMA13_X_COUNT 0xFFC0700C /* DMA13 Inner Loop Count Start Value */
|
|
|
+#define DMA13_X_MODIFY 0xFFC07010 /* DMA13 Inner Loop Address Increment */
|
|
|
+#define DMA13_Y_COUNT 0xFFC07014 /* DMA13 Outer Loop Count Start Value (2D only) */
|
|
|
+#define DMA13_Y_MODIFY 0xFFC07018 /* DMA13 Outer Loop Address Increment (2D only) */
|
|
|
+#define DMA13_CURR_DESC_PTR 0xFFC07024 /* DMA13 Current Descriptor Pointer */
|
|
|
+#define DMA13_PREV_DESC_PTR 0xFFC07028 /* DMA13 Previous Initial Descriptor Pointer */
|
|
|
+#define DMA13_CURR_ADDR 0xFFC0702C /* DMA13 Current Address */
|
|
|
+#define DMA13_IRQ_STATUS 0xFFC07030 /* DMA13 Status Register */
|
|
|
+#define DMA13_CURR_X_COUNT 0xFFC07034 /* DMA13 Current Count(1D) or intra-row XCNT (2D) */
|
|
|
+#define DMA13_CURR_Y_COUNT 0xFFC07038 /* DMA13 Current Row Count (2D only) */
|
|
|
+#define DMA13_BWL_COUNT 0xFFC07040 /* DMA13 Bandwidth Limit Count */
|
|
|
+#define DMA13_CURR_BWL_COUNT 0xFFC07044 /* DMA13 Bandwidth Limit Count Current */
|
|
|
+#define DMA13_BWM_COUNT 0xFFC07048 /* DMA13 Bandwidth Monitor Count */
|
|
|
+#define DMA13_CURR_BWM_COUNT 0xFFC0704C /* DMA13 Bandwidth Monitor Count Current */
|
|
|
+
|
|
|
+/* =========================
|
|
|
+ DMA14
|
|
|
+ ========================= */
|
|
|
+#define DMA14_NEXT_DESC_PTR 0xFFC07080 /* DMA14 Pointer to Next Initial Descriptor */
|
|
|
+#define DMA14_START_ADDR 0xFFC07084 /* DMA14 Start Address of Current Buffer */
|
|
|
+#define DMA14_CONFIG 0xFFC07088 /* DMA14 Configuration Register */
|
|
|
+#define DMA14_X_COUNT 0xFFC0708C /* DMA14 Inner Loop Count Start Value */
|
|
|
+#define DMA14_X_MODIFY 0xFFC07090 /* DMA14 Inner Loop Address Increment */
|
|
|
+#define DMA14_Y_COUNT 0xFFC07094 /* DMA14 Outer Loop Count Start Value (2D only) */
|
|
|
+#define DMA14_Y_MODIFY 0xFFC07098 /* DMA14 Outer Loop Address Increment (2D only) */
|