|
@@ -3327,3 +3327,141 @@ static struct omap_hwmod omap44xx_timer8_hwmod = {
|
|
|
};
|
|
|
|
|
|
/* timer9 */
|
|
|
+static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
|
|
|
+ { .irq = 45 + OMAP44XX_IRQ_GIC_START },
|
|
|
+ { .irq = -1 }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod omap44xx_timer9_hwmod = {
|
|
|
+ .name = "timer9",
|
|
|
+ .class = &omap44xx_timer_hwmod_class,
|
|
|
+ .clkdm_name = "l4_per_clkdm",
|
|
|
+ .mpu_irqs = omap44xx_timer9_irqs,
|
|
|
+ .main_clk = "timer9_fck",
|
|
|
+ .prcm = {
|
|
|
+ .omap4 = {
|
|
|
+ .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
|
|
|
+ .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
|
|
|
+ .modulemode = MODULEMODE_SWCTRL,
|
|
|
+ },
|
|
|
+ },
|
|
|
+ .dev_attr = &capability_pwm_dev_attr,
|
|
|
+};
|
|
|
+
|
|
|
+/* timer10 */
|
|
|
+static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
|
|
|
+ { .irq = 46 + OMAP44XX_IRQ_GIC_START },
|
|
|
+ { .irq = -1 }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod omap44xx_timer10_hwmod = {
|
|
|
+ .name = "timer10",
|
|
|
+ .class = &omap44xx_timer_1ms_hwmod_class,
|
|
|
+ .clkdm_name = "l4_per_clkdm",
|
|
|
+ .flags = HWMOD_SET_DEFAULT_CLOCKACT,
|
|
|
+ .mpu_irqs = omap44xx_timer10_irqs,
|
|
|
+ .main_clk = "timer10_fck",
|
|
|
+ .prcm = {
|
|
|
+ .omap4 = {
|
|
|
+ .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
|
|
|
+ .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
|
|
|
+ .modulemode = MODULEMODE_SWCTRL,
|
|
|
+ },
|
|
|
+ },
|
|
|
+ .dev_attr = &capability_pwm_dev_attr,
|
|
|
+};
|
|
|
+
|
|
|
+/* timer11 */
|
|
|
+static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
|
|
|
+ { .irq = 47 + OMAP44XX_IRQ_GIC_START },
|
|
|
+ { .irq = -1 }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod omap44xx_timer11_hwmod = {
|
|
|
+ .name = "timer11",
|
|
|
+ .class = &omap44xx_timer_hwmod_class,
|
|
|
+ .clkdm_name = "l4_per_clkdm",
|
|
|
+ .mpu_irqs = omap44xx_timer11_irqs,
|
|
|
+ .main_clk = "timer11_fck",
|
|
|
+ .prcm = {
|
|
|
+ .omap4 = {
|
|
|
+ .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
|
|
|
+ .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
|
|
|
+ .modulemode = MODULEMODE_SWCTRL,
|
|
|
+ },
|
|
|
+ },
|
|
|
+ .dev_attr = &capability_pwm_dev_attr,
|
|
|
+};
|
|
|
+
|
|
|
+/*
|
|
|
+ * 'uart' class
|
|
|
+ * universal asynchronous receiver/transmitter (uart)
|
|
|
+ */
|
|
|
+
|
|
|
+static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
|
|
|
+ .rev_offs = 0x0050,
|
|
|
+ .sysc_offs = 0x0054,
|
|
|
+ .syss_offs = 0x0058,
|
|
|
+ .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
|
|
|
+ SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
|
|
|
+ SYSS_HAS_RESET_STATUS),
|
|
|
+ .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
|
|
|
+ SIDLE_SMART_WKUP),
|
|
|
+ .sysc_fields = &omap_hwmod_sysc_type1,
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
|
|
|
+ .name = "uart",
|
|
|
+ .sysc = &omap44xx_uart_sysc,
|
|
|
+};
|
|
|
+
|
|
|
+/* uart1 */
|
|
|
+static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
|
|
|
+ { .irq = 72 + OMAP44XX_IRQ_GIC_START },
|
|
|
+ { .irq = -1 }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
|
|
|
+ { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
|
|
|
+ { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
|
|
|
+ { .dma_req = -1 }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod omap44xx_uart1_hwmod = {
|
|
|
+ .name = "uart1",
|
|
|
+ .class = &omap44xx_uart_hwmod_class,
|
|
|
+ .clkdm_name = "l4_per_clkdm",
|
|
|
+ .mpu_irqs = omap44xx_uart1_irqs,
|
|
|
+ .sdma_reqs = omap44xx_uart1_sdma_reqs,
|
|
|
+ .main_clk = "uart1_fck",
|
|
|
+ .prcm = {
|
|
|
+ .omap4 = {
|
|
|
+ .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
|
|
|
+ .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
|
|
|
+ .modulemode = MODULEMODE_SWCTRL,
|
|
|
+ },
|
|
|
+ },
|
|
|
+};
|
|
|
+
|
|
|
+/* uart2 */
|
|
|
+static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
|
|
|
+ { .irq = 73 + OMAP44XX_IRQ_GIC_START },
|
|
|
+ { .irq = -1 }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
|
|
|
+ { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
|
|
|
+ { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
|
|
|
+ { .dma_req = -1 }
|
|
|
+};
|
|
|
+
|
|
|
+static struct omap_hwmod omap44xx_uart2_hwmod = {
|
|
|
+ .name = "uart2",
|
|
|
+ .class = &omap44xx_uart_hwmod_class,
|
|
|
+ .clkdm_name = "l4_per_clkdm",
|
|
|
+ .mpu_irqs = omap44xx_uart2_irqs,
|
|
|
+ .sdma_reqs = omap44xx_uart2_sdma_reqs,
|
|
|
+ .main_clk = "uart2_fck",
|
|
|
+ .prcm = {
|
|
|
+ .omap4 = {
|
|
|
+ .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
|