|
@@ -1591,3 +1591,56 @@
|
|
/*
|
|
/*
|
|
* Used by CM1_ABE_AESS_CLKCTRL, CM_CAM_FDIF_CLKCTRL, CM_CAM_ISS_CLKCTRL,
|
|
* Used by CM1_ABE_AESS_CLKCTRL, CM_CAM_FDIF_CLKCTRL, CM_CAM_ISS_CLKCTRL,
|
|
* CM_D2D_SAD2D_CLKCTRL, CM_DSS_DSS_CLKCTRL, CM_DUCATI_DUCATI_CLKCTRL,
|
|
* CM_D2D_SAD2D_CLKCTRL, CM_DSS_DSS_CLKCTRL, CM_DUCATI_DUCATI_CLKCTRL,
|
|
|
|
+ * CM_EMU_DEBUGSS_CLKCTRL, CM_GFX_GFX_CLKCTRL, CM_IVAHD_IVAHD_CLKCTRL,
|
|
|
|
+ * CM_L3INIT_HSI_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL, CM_L3INIT_MMC2_CLKCTRL,
|
|
|
|
+ * CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_FS_CLKCTRL,
|
|
|
|
+ * CM_L3INIT_USB_OTG_CLKCTRL, CM_L4SEC_CRYPTODMA_CLKCTRL, CM_MPU_MPU_CLKCTRL,
|
|
|
|
+ * CM_SDMA_SDMA_CLKCTRL, CM_TESLA_TESLA_CLKCTRL
|
|
|
|
+ */
|
|
|
|
+#define OMAP4430_STBYST_SHIFT 18
|
|
|
|
+#define OMAP4430_STBYST_WIDTH 0x1
|
|
|
|
+#define OMAP4430_STBYST_MASK (1 << 18)
|
|
|
|
+
|
|
|
|
+/*
|
|
|
|
+ * Used by CM_IDLEST_DPLL_ABE, CM_IDLEST_DPLL_CORE, CM_IDLEST_DPLL_DDRPHY,
|
|
|
|
+ * CM_IDLEST_DPLL_IVA, CM_IDLEST_DPLL_MPU, CM_IDLEST_DPLL_PER,
|
|
|
|
+ * CM_IDLEST_DPLL_UNIPRO, CM_IDLEST_DPLL_USB
|
|
|
|
+ */
|
|
|
|
+#define OMAP4430_ST_DPLL_CLK_SHIFT 0
|
|
|
|
+#define OMAP4430_ST_DPLL_CLK_WIDTH 0x1
|
|
|
|
+#define OMAP4430_ST_DPLL_CLK_MASK (1 << 0)
|
|
|
|
+
|
|
|
|
+/* Used by CM_CLKDCOLDO_DPLL_USB */
|
|
|
|
+#define OMAP4430_ST_DPLL_CLKDCOLDO_SHIFT 9
|
|
|
|
+#define OMAP4430_ST_DPLL_CLKDCOLDO_WIDTH 0x1
|
|
|
|
+#define OMAP4430_ST_DPLL_CLKDCOLDO_MASK (1 << 9)
|
|
|
|
+
|
|
|
|
+/*
|
|
|
|
+ * Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_CORE, CM_DIV_M2_DPLL_DDRPHY,
|
|
|
|
+ * CM_DIV_M2_DPLL_MPU, CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_USB
|
|
|
|
+ */
|
|
|
|
+#define OMAP4430_ST_DPLL_CLKOUT_SHIFT 9
|
|
|
|
+#define OMAP4430_ST_DPLL_CLKOUT_WIDTH 0x1
|
|
|
|
+#define OMAP4430_ST_DPLL_CLKOUT_MASK (1 << 9)
|
|
|
|
+
|
|
|
|
+/* Used by CM_DIV_M3_DPLL_ABE, CM_DIV_M3_DPLL_CORE, CM_DIV_M3_DPLL_PER */
|
|
|
|
+#define OMAP4430_ST_DPLL_CLKOUTHIF_SHIFT 9
|
|
|
|
+#define OMAP4430_ST_DPLL_CLKOUTHIF_WIDTH 0x1
|
|
|
|
+#define OMAP4430_ST_DPLL_CLKOUTHIF_MASK (1 << 9)
|
|
|
|
+
|
|
|
|
+/* Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_UNIPRO */
|
|
|
|
+#define OMAP4430_ST_DPLL_CLKOUTX2_SHIFT 11
|
|
|
|
+#define OMAP4430_ST_DPLL_CLKOUTX2_WIDTH 0x1
|
|
|
|
+#define OMAP4430_ST_DPLL_CLKOUTX2_MASK (1 << 11)
|
|
|
|
+
|
|
|
|
+/*
|
|
|
|
+ * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA,
|
|
|
|
+ * CM_DIV_M4_DPLL_PER
|
|
|
|
+ */
|
|
|
|
+#define OMAP4430_ST_HSDIVIDER_CLKOUT1_SHIFT 9
|
|
|
|
+#define OMAP4430_ST_HSDIVIDER_CLKOUT1_WIDTH 0x1
|
|
|
|
+#define OMAP4430_ST_HSDIVIDER_CLKOUT1_MASK (1 << 9)
|
|
|
|
+
|
|
|
|
+/*
|
|
|
|
+ * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA,
|
|
|
|
+ * CM_DIV_M5_DPLL_PER
|