|
@@ -185,3 +185,104 @@ static void _clktrctrl_write(u8 c, u8 part, s16 inst, u16 cdoffs)
|
|
v &= ~OMAP4430_CLKTRCTRL_MASK;
|
|
v &= ~OMAP4430_CLKTRCTRL_MASK;
|
|
v |= c << OMAP4430_CLKTRCTRL_SHIFT;
|
|
v |= c << OMAP4430_CLKTRCTRL_SHIFT;
|
|
omap4_cminst_write_inst_reg(v, part, inst, cdoffs + OMAP4_CM_CLKSTCTRL);
|
|
omap4_cminst_write_inst_reg(v, part, inst, cdoffs + OMAP4_CM_CLKSTCTRL);
|
|
|
|
+}
|
|
|
|
+
|
|
|
|
+/**
|
|
|
|
+ * omap4_cminst_is_clkdm_in_hwsup - is a clockdomain in hwsup idle mode?
|
|
|
|
+ * @part: PRCM partition ID that the CM_CLKSTCTRL register exists in
|
|
|
|
+ * @inst: CM instance register offset (*_INST macro)
|
|
|
|
+ * @cdoffs: Clockdomain register offset (*_CDOFFS macro)
|
|
|
|
+ *
|
|
|
|
+ * Returns true if the clockdomain referred to by (@part, @inst, @cdoffs)
|
|
|
|
+ * is in hardware-supervised idle mode, or 0 otherwise.
|
|
|
|
+ */
|
|
|
|
+bool omap4_cminst_is_clkdm_in_hwsup(u8 part, s16 inst, u16 cdoffs)
|
|
|
|
+{
|
|
|
|
+ u32 v;
|
|
|
|
+
|
|
|
|
+ v = omap4_cminst_read_inst_reg(part, inst, cdoffs + OMAP4_CM_CLKSTCTRL);
|
|
|
|
+ v &= OMAP4430_CLKTRCTRL_MASK;
|
|
|
|
+ v >>= OMAP4430_CLKTRCTRL_SHIFT;
|
|
|
|
+
|
|
|
|
+ return (v == OMAP34XX_CLKSTCTRL_ENABLE_AUTO) ? true : false;
|
|
|
|
+}
|
|
|
|
+
|
|
|
|
+/**
|
|
|
|
+ * omap4_cminst_clkdm_enable_hwsup - put a clockdomain in hwsup-idle mode
|
|
|
|
+ * @part: PRCM partition ID that the clockdomain registers exist in
|
|
|
|
+ * @inst: CM instance register offset (*_INST macro)
|
|
|
|
+ * @cdoffs: Clockdomain register offset (*_CDOFFS macro)
|
|
|
|
+ *
|
|
|
|
+ * Put a clockdomain referred to by (@part, @inst, @cdoffs) into
|
|
|
|
+ * hardware-supervised idle mode. No return value.
|
|
|
|
+ */
|
|
|
|
+void omap4_cminst_clkdm_enable_hwsup(u8 part, s16 inst, u16 cdoffs)
|
|
|
|
+{
|
|
|
|
+ _clktrctrl_write(OMAP34XX_CLKSTCTRL_ENABLE_AUTO, part, inst, cdoffs);
|
|
|
|
+}
|
|
|
|
+
|
|
|
|
+/**
|
|
|
|
+ * omap4_cminst_clkdm_disable_hwsup - put a clockdomain in swsup-idle mode
|
|
|
|
+ * @part: PRCM partition ID that the clockdomain registers exist in
|
|
|
|
+ * @inst: CM instance register offset (*_INST macro)
|
|
|
|
+ * @cdoffs: Clockdomain register offset (*_CDOFFS macro)
|
|
|
|
+ *
|
|
|
|
+ * Put a clockdomain referred to by (@part, @inst, @cdoffs) into
|
|
|
|
+ * software-supervised idle mode, i.e., controlled manually by the
|
|
|
|
+ * Linux OMAP clockdomain code. No return value.
|
|
|
|
+ */
|
|
|
|
+void omap4_cminst_clkdm_disable_hwsup(u8 part, s16 inst, u16 cdoffs)
|
|
|
|
+{
|
|
|
|
+ _clktrctrl_write(OMAP34XX_CLKSTCTRL_DISABLE_AUTO, part, inst, cdoffs);
|
|
|
|
+}
|
|
|
|
+
|
|
|
|
+/**
|
|
|
|
+ * omap4_cminst_clkdm_force_sleep - try to take a clockdomain out of idle
|
|
|
|
+ * @part: PRCM partition ID that the clockdomain registers exist in
|
|
|
|
+ * @inst: CM instance register offset (*_INST macro)
|
|
|
|
+ * @cdoffs: Clockdomain register offset (*_CDOFFS macro)
|
|
|
|
+ *
|
|
|
|
+ * Take a clockdomain referred to by (@part, @inst, @cdoffs) out of idle,
|
|
|
|
+ * waking it up. No return value.
|
|
|
|
+ */
|
|
|
|
+void omap4_cminst_clkdm_force_wakeup(u8 part, s16 inst, u16 cdoffs)
|
|
|
|
+{
|
|
|
|
+ _clktrctrl_write(OMAP34XX_CLKSTCTRL_FORCE_WAKEUP, part, inst, cdoffs);
|
|
|
|
+}
|
|
|
|
+
|
|
|
|
+/*
|
|
|
|
+ *
|
|
|
|
+ */
|
|
|
|
+
|
|
|
|
+/**
|
|
|
|
+ * omap4_cminst_wait_module_ready - wait for a module to be in 'func' state
|
|
|
|
+ * @part: PRCM partition ID that the CM_CLKCTRL register exists in
|
|
|
|
+ * @inst: CM instance register offset (*_INST macro)
|
|
|
|
+ * @cdoffs: Clockdomain register offset (*_CDOFFS macro)
|
|
|
|
+ * @clkctrl_offs: Module clock control register offset (*_CLKCTRL macro)
|
|
|
|
+ *
|
|
|
|
+ * Wait for the module IDLEST to be functional. If the idle state is in any
|
|
|
|
+ * the non functional state (trans, idle or disabled), module and thus the
|
|
|
|
+ * sysconfig cannot be accessed and will probably lead to an "imprecise
|
|
|
|
+ * external abort"
|
|
|
|
+ */
|
|
|
|
+int omap4_cminst_wait_module_ready(u8 part, u16 inst, s16 cdoffs,
|
|
|
|
+ u16 clkctrl_offs)
|
|
|
|
+{
|
|
|
|
+ int i = 0;
|
|
|
|
+
|
|
|
|
+ if (!clkctrl_offs)
|
|
|
|
+ return 0;
|
|
|
|
+
|
|
|
|
+ omap_test_timeout(_is_module_ready(part, inst, cdoffs, clkctrl_offs),
|
|
|
|
+ MAX_MODULE_READY_TIME, i);
|
|
|
|
+
|
|
|
|
+ return (i < MAX_MODULE_READY_TIME) ? 0 : -EBUSY;
|
|
|
|
+}
|
|
|
|
+
|
|
|
|
+/**
|
|
|
|
+ * omap4_cminst_wait_module_idle - wait for a module to be in 'disabled'
|
|
|
|
+ * state
|
|
|
|
+ * @part: PRCM partition ID that the CM_CLKCTRL register exists in
|
|
|
|
+ * @inst: CM instance register offset (*_INST macro)
|
|
|
|
+ * @cdoffs: Clockdomain register offset (*_CDOFFS macro)
|