|
@@ -123,3 +123,148 @@
|
|
#define OMAP4_CTRL_MODULE_PAD_ABE_MCBSP2_CLKX_OFFSET 0x00f6
|
|
#define OMAP4_CTRL_MODULE_PAD_ABE_MCBSP2_CLKX_OFFSET 0x00f6
|
|
#define OMAP4_CTRL_MODULE_PAD_ABE_MCBSP2_DR_OFFSET 0x00f8
|
|
#define OMAP4_CTRL_MODULE_PAD_ABE_MCBSP2_DR_OFFSET 0x00f8
|
|
#define OMAP4_CTRL_MODULE_PAD_ABE_MCBSP2_DX_OFFSET 0x00fa
|
|
#define OMAP4_CTRL_MODULE_PAD_ABE_MCBSP2_DX_OFFSET 0x00fa
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_ABE_MCBSP2_FSX_OFFSET 0x00fc
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_ABE_MCBSP1_CLKX_OFFSET 0x00fe
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_ABE_MCBSP1_DR_OFFSET 0x0100
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_ABE_MCBSP1_DX_OFFSET 0x0102
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_ABE_MCBSP1_FSX_OFFSET 0x0104
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_ABE_PDM_UL_DATA_OFFSET 0x0106
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_ABE_PDM_DL_DATA_OFFSET 0x0108
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_ABE_PDM_FRAME_OFFSET 0x010a
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_ABE_PDM_LB_CLK_OFFSET 0x010c
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_ABE_CLKS_OFFSET 0x010e
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_ABE_DMIC_CLK1_OFFSET 0x0110
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_ABE_DMIC_DIN1_OFFSET 0x0112
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_ABE_DMIC_DIN2_OFFSET 0x0114
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_ABE_DMIC_DIN3_OFFSET 0x0116
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_UART2_CTS_OFFSET 0x0118
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_UART2_RTS_OFFSET 0x011a
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_UART2_RX_OFFSET 0x011c
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_UART2_TX_OFFSET 0x011e
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_HDQ_SIO_OFFSET 0x0120
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_I2C1_SCL_OFFSET 0x0122
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_I2C1_SDA_OFFSET 0x0124
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_I2C2_SCL_OFFSET 0x0126
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_I2C2_SDA_OFFSET 0x0128
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_I2C3_SCL_OFFSET 0x012a
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_I2C3_SDA_OFFSET 0x012c
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_I2C4_SCL_OFFSET 0x012e
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_I2C4_SDA_OFFSET 0x0130
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_MCSPI1_CLK_OFFSET 0x0132
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_MCSPI1_SOMI_OFFSET 0x0134
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_MCSPI1_SIMO_OFFSET 0x0136
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_MCSPI1_CS0_OFFSET 0x0138
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_MCSPI1_CS1_OFFSET 0x013a
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_MCSPI1_CS2_OFFSET 0x013c
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_MCSPI1_CS3_OFFSET 0x013e
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_UART3_CTS_RCTX_OFFSET 0x0140
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_UART3_RTS_SD_OFFSET 0x0142
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_UART3_RX_IRRX_OFFSET 0x0144
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_UART3_TX_IRTX_OFFSET 0x0146
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_SDMMC5_CLK_OFFSET 0x0148
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_SDMMC5_CMD_OFFSET 0x014a
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_SDMMC5_DAT0_OFFSET 0x014c
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_SDMMC5_DAT1_OFFSET 0x014e
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_SDMMC5_DAT2_OFFSET 0x0150
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_SDMMC5_DAT3_OFFSET 0x0152
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_MCSPI4_CLK_OFFSET 0x0154
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_MCSPI4_SIMO_OFFSET 0x0156
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_MCSPI4_SOMI_OFFSET 0x0158
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_MCSPI4_CS0_OFFSET 0x015a
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_UART4_RX_OFFSET 0x015c
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_UART4_TX_OFFSET 0x015e
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_USBB2_ULPITLL_CLK_OFFSET 0x0160
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_USBB2_ULPITLL_STP_OFFSET 0x0162
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_USBB2_ULPITLL_DIR_OFFSET 0x0164
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_USBB2_ULPITLL_NXT_OFFSET 0x0166
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_USBB2_ULPITLL_DAT0_OFFSET 0x0168
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_USBB2_ULPITLL_DAT1_OFFSET 0x016a
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_USBB2_ULPITLL_DAT2_OFFSET 0x016c
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_USBB2_ULPITLL_DAT3_OFFSET 0x016e
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_USBB2_ULPITLL_DAT4_OFFSET 0x0170
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_USBB2_ULPITLL_DAT5_OFFSET 0x0172
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_USBB2_ULPITLL_DAT6_OFFSET 0x0174
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_USBB2_ULPITLL_DAT7_OFFSET 0x0176
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_USBB2_HSIC_DATA_OFFSET 0x0178
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_USBB2_HSIC_STROBE_OFFSET 0x017a
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_UNIPRO_TX0_OFFSET 0x017c
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_UNIPRO_TY0_OFFSET 0x017e
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_UNIPRO_TX1_OFFSET 0x0180
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_UNIPRO_TY1_OFFSET 0x0182
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_UNIPRO_TX2_OFFSET 0x0184
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_UNIPRO_TY2_OFFSET 0x0186
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_UNIPRO_RX0_OFFSET 0x0188
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_UNIPRO_RY0_OFFSET 0x018a
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_UNIPRO_RX1_OFFSET 0x018c
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_UNIPRO_RY1_OFFSET 0x018e
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_UNIPRO_RX2_OFFSET 0x0190
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_UNIPRO_RY2_OFFSET 0x0192
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_USBA0_OTG_CE_OFFSET 0x0194
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_USBA0_OTG_DP_OFFSET 0x0196
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_USBA0_OTG_DM_OFFSET 0x0198
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_FREF_CLK1_OUT_OFFSET 0x019a
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_FREF_CLK2_OUT_OFFSET 0x019c
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_SYS_NIRQ1_OFFSET 0x019e
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_SYS_NIRQ2_OFFSET 0x01a0
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_SYS_BOOT0_OFFSET 0x01a2
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_SYS_BOOT1_OFFSET 0x01a4
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_SYS_BOOT2_OFFSET 0x01a6
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_SYS_BOOT3_OFFSET 0x01a8
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_SYS_BOOT4_OFFSET 0x01aa
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_SYS_BOOT5_OFFSET 0x01ac
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_DPM_EMU0_OFFSET 0x01ae
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_DPM_EMU1_OFFSET 0x01b0
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_DPM_EMU2_OFFSET 0x01b2
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_DPM_EMU3_OFFSET 0x01b4
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_DPM_EMU4_OFFSET 0x01b6
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_DPM_EMU5_OFFSET 0x01b8
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_DPM_EMU6_OFFSET 0x01ba
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_DPM_EMU7_OFFSET 0x01bc
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_DPM_EMU8_OFFSET 0x01be
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_DPM_EMU9_OFFSET 0x01c0
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_DPM_EMU10_OFFSET 0x01c2
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_DPM_EMU11_OFFSET 0x01c4
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_DPM_EMU12_OFFSET 0x01c6
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_DPM_EMU13_OFFSET 0x01c8
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_DPM_EMU14_OFFSET 0x01ca
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_DPM_EMU15_OFFSET 0x01cc
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_DPM_EMU16_OFFSET 0x01ce
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_DPM_EMU17_OFFSET 0x01d0
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_DPM_EMU18_OFFSET 0x01d2
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_DPM_EMU19_OFFSET 0x01d4
|
|
|
|
+
|
|
|
|
+/* ES2.0 only */
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_GPMC_WAIT2_OFFSET 0x008e
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_GPMC_NCS4_OFFSET 0x0090
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_GPMC_NCS5_OFFSET 0x0092
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_GPMC_NCS6_OFFSET 0x0094
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_GPMC_NCS7_OFFSET 0x0096
|
|
|
|
+
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_KPD_COL3_OFFSET 0x017c
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_KPD_COL4_OFFSET 0x017e
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_KPD_COL5_OFFSET 0x0180
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_KPD_COL0_OFFSET 0x0182
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_KPD_COL1_OFFSET 0x0184
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_KPD_COL2_OFFSET 0x0186
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_KPD_ROW3_OFFSET 0x0188
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_KPD_ROW4_OFFSET 0x018a
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_KPD_ROW5_OFFSET 0x018c
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_KPD_ROW0_OFFSET 0x018e
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_KPD_ROW1_OFFSET 0x0190
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_KPD_ROW2_OFFSET 0x0192
|
|
|
|
+
|
|
|
|
+
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_CORE_MUX_SIZE \
|
|
|
|
+ (OMAP4_CTRL_MODULE_PAD_DPM_EMU19_OFFSET \
|
|
|
|
+ - OMAP4_CTRL_MODULE_PAD_GPMC_AD0_OFFSET + 2)
|
|
|
|
+
|
|
|
|
+/* ctrl_module_pad_wkup base address */
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_WKUP_MUX_PBASE 0x4a31e000
|
|
|
|
+
|
|
|
|
+/* ctrl_module_pad_wkup registers offset */
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_SIM_IO_OFFSET 0x0040
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_SIM_CLK_OFFSET 0x0042
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_SIM_RESET_OFFSET 0x0044
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_SIM_CD_OFFSET 0x0046
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_SIM_PWRCTRL_OFFSET 0x0048
|
|
|
|
+#define OMAP4_CTRL_MODULE_PAD_SR_SCL_OFFSET 0x004a
|