|
@@ -231,3 +231,60 @@
|
|
|
|
|
|
#define IRQ_ADC EXYNOS4_IRQ_ADC0
|
|
|
#define IRQ_TC EXYNOS4_IRQ_PEN0
|
|
|
+
|
|
|
+#define IRQ_KEYPAD EXYNOS4_IRQ_KEYPAD
|
|
|
+#define IRQ_PMU EXYNOS4_IRQ_PMU
|
|
|
+
|
|
|
+#define IRQ_FIMD0_FIFO EXYNOS4_IRQ_FIMD0_FIFO
|
|
|
+#define IRQ_FIMD0_VSYNC EXYNOS4_IRQ_FIMD0_VSYNC
|
|
|
+#define IRQ_FIMD0_SYSTEM EXYNOS4_IRQ_FIMD0_SYSTEM
|
|
|
+
|
|
|
+#define IRQ_GPIO1_NR_GROUPS EXYNOS4_IRQ_GPIO1_NR_GROUPS
|
|
|
+#define IRQ_GPIO2_NR_GROUPS EXYNOS4_IRQ_GPIO2_NR_GROUPS
|
|
|
+
|
|
|
+/* For EXYNOS5 SoCs */
|
|
|
+
|
|
|
+#define EXYNOS5_IRQ_MDMA0 IRQ_SPI(33)
|
|
|
+#define EXYNOS5_IRQ_PDMA0 IRQ_SPI(34)
|
|
|
+#define EXYNOS5_IRQ_PDMA1 IRQ_SPI(35)
|
|
|
+#define EXYNOS5_IRQ_TIMER0_VIC IRQ_SPI(36)
|
|
|
+#define EXYNOS5_IRQ_TIMER1_VIC IRQ_SPI(37)
|
|
|
+#define EXYNOS5_IRQ_TIMER2_VIC IRQ_SPI(38)
|
|
|
+#define EXYNOS5_IRQ_TIMER3_VIC IRQ_SPI(39)
|
|
|
+#define EXYNOS5_IRQ_TIMER4_VIC IRQ_SPI(40)
|
|
|
+#define EXYNOS5_IRQ_RTIC IRQ_SPI(41)
|
|
|
+#define EXYNOS5_IRQ_WDT IRQ_SPI(42)
|
|
|
+#define EXYNOS5_IRQ_RTC_ALARM IRQ_SPI(43)
|
|
|
+#define EXYNOS5_IRQ_RTC_TIC IRQ_SPI(44)
|
|
|
+#define EXYNOS5_IRQ_GPIO_XB IRQ_SPI(45)
|
|
|
+#define EXYNOS5_IRQ_GPIO_XA IRQ_SPI(46)
|
|
|
+#define EXYNOS5_IRQ_GPIO IRQ_SPI(47)
|
|
|
+#define EXYNOS5_IRQ_IEM_IEC IRQ_SPI(48)
|
|
|
+#define EXYNOS5_IRQ_IEM_APC IRQ_SPI(49)
|
|
|
+#define EXYNOS5_IRQ_GPIO_C2C IRQ_SPI(50)
|
|
|
+#define EXYNOS5_IRQ_IIC IRQ_SPI(56)
|
|
|
+#define EXYNOS5_IRQ_IIC1 IRQ_SPI(57)
|
|
|
+#define EXYNOS5_IRQ_IIC2 IRQ_SPI(58)
|
|
|
+#define EXYNOS5_IRQ_IIC3 IRQ_SPI(59)
|
|
|
+#define EXYNOS5_IRQ_IIC4 IRQ_SPI(60)
|
|
|
+#define EXYNOS5_IRQ_IIC5 IRQ_SPI(61)
|
|
|
+#define EXYNOS5_IRQ_IIC6 IRQ_SPI(62)
|
|
|
+#define EXYNOS5_IRQ_IIC7 IRQ_SPI(63)
|
|
|
+#define EXYNOS5_IRQ_IIC_HDMIPHY IRQ_SPI(64)
|
|
|
+#define EXYNOS5_IRQ_TMU IRQ_SPI(65)
|
|
|
+#define EXYNOS5_IRQ_FIQ_0 IRQ_SPI(66)
|
|
|
+#define EXYNOS5_IRQ_FIQ_1 IRQ_SPI(67)
|
|
|
+#define EXYNOS5_IRQ_SPI0 IRQ_SPI(68)
|
|
|
+#define EXYNOS5_IRQ_SPI1 IRQ_SPI(69)
|
|
|
+#define EXYNOS5_IRQ_SPI2 IRQ_SPI(70)
|
|
|
+#define EXYNOS5_IRQ_USB_HOST IRQ_SPI(71)
|
|
|
+#define EXYNOS5_IRQ_USB3_DRD IRQ_SPI(72)
|
|
|
+#define EXYNOS5_IRQ_MIPI_HSI IRQ_SPI(73)
|
|
|
+#define EXYNOS5_IRQ_USB_HSOTG IRQ_SPI(74)
|
|
|
+#define EXYNOS5_IRQ_HSMMC0 IRQ_SPI(75)
|
|
|
+#define EXYNOS5_IRQ_HSMMC1 IRQ_SPI(76)
|
|
|
+#define EXYNOS5_IRQ_HSMMC2 IRQ_SPI(77)
|
|
|
+#define EXYNOS5_IRQ_HSMMC3 IRQ_SPI(78)
|
|
|
+#define EXYNOS5_IRQ_MIPICSI0 IRQ_SPI(79)
|
|
|
+#define EXYNOS5_IRQ_MIPICSI1 IRQ_SPI(80)
|
|
|
+#define EXYNOS5_IRQ_EFNFCON_DMA_ABORT IRQ_SPI(81)
|