| 
					
				 | 
			
			
				@@ -487,3 +487,85 @@ 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				 #define bfin_write_DMA0_NEXT_DESC_PTR(val) bfin_writePTR(DMA0_NEXT_DESC_PTR, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				 #define bfin_read_DMA0_START_ADDR()    bfin_readPTR(DMA0_START_ADDR) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				 #define bfin_write_DMA0_START_ADDR(val) bfin_writePTR(DMA0_START_ADDR, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA0_CONFIG()        bfin_read16(DMA0_CONFIG) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA0_CONFIG(val)    bfin_write16(DMA0_CONFIG, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA0_X_COUNT()       bfin_read16(DMA0_X_COUNT) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA0_X_COUNT(val)   bfin_write16(DMA0_X_COUNT, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA0_X_MODIFY()      bfin_read16(DMA0_X_MODIFY) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA0_X_MODIFY(val)  bfin_write16(DMA0_X_MODIFY, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA0_Y_COUNT()       bfin_read16(DMA0_Y_COUNT) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA0_Y_COUNT(val)   bfin_write16(DMA0_Y_COUNT, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA0_Y_MODIFY()      bfin_read16(DMA0_Y_MODIFY) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA0_Y_MODIFY(val)  bfin_write16(DMA0_Y_MODIFY, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA0_CURR_DESC_PTR() bfin_readPTR(DMA0_CURR_DESC_PTR) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA0_CURR_DESC_PTR(val) bfin_writePTR(DMA0_CURR_DESC_PTR, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA0_CURR_ADDR()     bfin_readPTR(DMA0_CURR_ADDR) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA0_CURR_ADDR(val) bfin_writePTR(DMA0_CURR_ADDR, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA0_IRQ_STATUS()    bfin_read16(DMA0_IRQ_STATUS) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA0_IRQ_STATUS(val) bfin_write16(DMA0_IRQ_STATUS, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA0_PERIPHERAL_MAP() bfin_read16(DMA0_PERIPHERAL_MAP) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA0_PERIPHERAL_MAP(val) bfin_write16(DMA0_PERIPHERAL_MAP, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA0_CURR_X_COUNT()  bfin_read16(DMA0_CURR_X_COUNT) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA0_CURR_X_COUNT(val) bfin_write16(DMA0_CURR_X_COUNT, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA0_CURR_Y_COUNT()  bfin_read16(DMA0_CURR_Y_COUNT) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA0_CURR_Y_COUNT(val) bfin_write16(DMA0_CURR_Y_COUNT, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA1_NEXT_DESC_PTR() bfin_readPTR(DMA1_NEXT_DESC_PTR) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA1_NEXT_DESC_PTR(val) bfin_writePTR(DMA1_NEXT_DESC_PTR, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA1_START_ADDR()    bfin_readPTR(DMA1_START_ADDR) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA1_START_ADDR(val) bfin_writePTR(DMA1_START_ADDR, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA1_CONFIG()        bfin_read16(DMA1_CONFIG) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA1_CONFIG(val)    bfin_write16(DMA1_CONFIG, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA1_X_COUNT()       bfin_read16(DMA1_X_COUNT) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA1_X_COUNT(val)   bfin_write16(DMA1_X_COUNT, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA1_X_MODIFY()      bfin_read16(DMA1_X_MODIFY) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA1_X_MODIFY(val)  bfin_write16(DMA1_X_MODIFY, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA1_Y_COUNT()       bfin_read16(DMA1_Y_COUNT) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA1_Y_COUNT(val)   bfin_write16(DMA1_Y_COUNT, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA1_Y_MODIFY()      bfin_read16(DMA1_Y_MODIFY) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA1_Y_MODIFY(val)  bfin_write16(DMA1_Y_MODIFY, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA1_CURR_DESC_PTR() bfin_readPTR(DMA1_CURR_DESC_PTR) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA1_CURR_DESC_PTR(val) bfin_writePTR(DMA1_CURR_DESC_PTR, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA1_CURR_ADDR()     bfin_readPTR(DMA1_CURR_ADDR) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA1_CURR_ADDR(val) bfin_writePTR(DMA1_CURR_ADDR, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA1_IRQ_STATUS()    bfin_read16(DMA1_IRQ_STATUS) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA1_IRQ_STATUS(val) bfin_write16(DMA1_IRQ_STATUS, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA1_PERIPHERAL_MAP() bfin_read16(DMA1_PERIPHERAL_MAP) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA1_PERIPHERAL_MAP(val) bfin_write16(DMA1_PERIPHERAL_MAP, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA1_CURR_X_COUNT()  bfin_read16(DMA1_CURR_X_COUNT) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA1_CURR_X_COUNT(val) bfin_write16(DMA1_CURR_X_COUNT, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA1_CURR_Y_COUNT()  bfin_read16(DMA1_CURR_Y_COUNT) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA1_CURR_Y_COUNT(val) bfin_write16(DMA1_CURR_Y_COUNT, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA2_NEXT_DESC_PTR() bfin_readPTR(DMA2_NEXT_DESC_PTR) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA2_NEXT_DESC_PTR(val) bfin_writePTR(DMA2_NEXT_DESC_PTR, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA2_START_ADDR()    bfin_readPTR(DMA2_START_ADDR) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA2_START_ADDR(val) bfin_writePTR(DMA2_START_ADDR, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA2_CONFIG()        bfin_read16(DMA2_CONFIG) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA2_CONFIG(val)    bfin_write16(DMA2_CONFIG, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA2_X_COUNT()       bfin_read16(DMA2_X_COUNT) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA2_X_COUNT(val)   bfin_write16(DMA2_X_COUNT, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA2_X_MODIFY()      bfin_read16(DMA2_X_MODIFY) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA2_X_MODIFY(val)  bfin_write16(DMA2_X_MODIFY, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA2_Y_COUNT()       bfin_read16(DMA2_Y_COUNT) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA2_Y_COUNT(val)   bfin_write16(DMA2_Y_COUNT, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA2_Y_MODIFY()      bfin_read16(DMA2_Y_MODIFY) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA2_Y_MODIFY(val)  bfin_write16(DMA2_Y_MODIFY, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA2_CURR_DESC_PTR() bfin_readPTR(DMA2_CURR_DESC_PTR) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA2_CURR_DESC_PTR(val) bfin_writePTR(DMA2_CURR_DESC_PTR, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA2_CURR_ADDR()     bfin_readPTR(DMA2_CURR_ADDR) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA2_CURR_ADDR(val) bfin_writePTR(DMA2_CURR_ADDR, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA2_IRQ_STATUS()    bfin_read16(DMA2_IRQ_STATUS) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA2_IRQ_STATUS(val) bfin_write16(DMA2_IRQ_STATUS, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA2_PERIPHERAL_MAP() bfin_read16(DMA2_PERIPHERAL_MAP) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA2_PERIPHERAL_MAP(val) bfin_write16(DMA2_PERIPHERAL_MAP, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA2_CURR_X_COUNT()  bfin_read16(DMA2_CURR_X_COUNT) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA2_CURR_X_COUNT(val) bfin_write16(DMA2_CURR_X_COUNT, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA2_CURR_Y_COUNT()  bfin_read16(DMA2_CURR_Y_COUNT) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA2_CURR_Y_COUNT(val) bfin_write16(DMA2_CURR_Y_COUNT, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA3_NEXT_DESC_PTR() bfin_readPTR(DMA3_NEXT_DESC_PTR) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA3_NEXT_DESC_PTR(val) bfin_writePTR(DMA3_NEXT_DESC_PTR, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA3_START_ADDR()    bfin_readPTR(DMA3_START_ADDR) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA3_START_ADDR(val) bfin_writePTR(DMA3_START_ADDR, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA3_CONFIG()        bfin_read16(DMA3_CONFIG) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA3_CONFIG(val)    bfin_write16(DMA3_CONFIG, val) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_read_DMA3_X_COUNT()       bfin_read16(DMA3_X_COUNT) 
			 | 
		
	
		
			
				 | 
				 | 
			
			
				+#define bfin_write_DMA3_X_COUNT(val)   bfin_write16(DMA3_X_COUNT, val) 
			 |