|
@@ -48,3 +48,182 @@
|
|
#define MCFINT2_FECTX1 27 /* Interrupt number for FEC1 */
|
|
#define MCFINT2_FECTX1 27 /* Interrupt number for FEC1 */
|
|
#define MCFINT2_FECENTC1 29 /* Interrupt number for FEC1 */
|
|
#define MCFINT2_FECENTC1 29 /* Interrupt number for FEC1 */
|
|
|
|
|
|
|
|
+#define MCF_IRQ_UART0 (MCFINT_VECBASE + MCFINT_UART0)
|
|
|
|
+#define MCF_IRQ_UART1 (MCFINT_VECBASE + MCFINT_UART1)
|
|
|
|
+#define MCF_IRQ_UART2 (MCFINT_VECBASE + MCFINT_UART2)
|
|
|
|
+
|
|
|
|
+#define MCF_IRQ_FECRX0 (MCFINT_VECBASE + MCFINT_FECRX0)
|
|
|
|
+#define MCF_IRQ_FECTX0 (MCFINT_VECBASE + MCFINT_FECTX0)
|
|
|
|
+#define MCF_IRQ_FECENTC0 (MCFINT_VECBASE + MCFINT_FECENTC0)
|
|
|
|
+#define MCF_IRQ_FECRX1 (MCFINT2_VECBASE + MCFINT2_FECRX1)
|
|
|
|
+#define MCF_IRQ_FECTX1 (MCFINT2_VECBASE + MCFINT2_FECTX1)
|
|
|
|
+#define MCF_IRQ_FECENTC1 (MCFINT2_VECBASE + MCFINT2_FECENTC1)
|
|
|
|
+
|
|
|
|
+#define MCF_IRQ_QSPI (MCFINT_VECBASE + MCFINT_QSPI)
|
|
|
|
+#define MCF_IRQ_PIT1 (MCFINT_VECBASE + MCFINT_PIT1)
|
|
|
|
+
|
|
|
|
+/*
|
|
|
|
+ * SDRAM configuration registers.
|
|
|
|
+ */
|
|
|
|
+#ifdef CONFIG_M5271
|
|
|
|
+#define MCFSIM_DCR (MCF_IPSBAR + 0x40) /* Control */
|
|
|
|
+#define MCFSIM_DACR0 (MCF_IPSBAR + 0x48) /* Base address 0 */
|
|
|
|
+#define MCFSIM_DMR0 (MCF_IPSBAR + 0x4c) /* Address mask 0 */
|
|
|
|
+#define MCFSIM_DACR1 (MCF_IPSBAR + 0x50) /* Base address 1 */
|
|
|
|
+#define MCFSIM_DMR1 (MCF_IPSBAR + 0x54) /* Address mask 1 */
|
|
|
|
+#endif
|
|
|
|
+#ifdef CONFIG_M5275
|
|
|
|
+#define MCFSIM_DMR (MCF_IPSBAR + 0x40) /* Mode */
|
|
|
|
+#define MCFSIM_DCR (MCF_IPSBAR + 0x44) /* Control */
|
|
|
|
+#define MCFSIM_DCFG1 (MCF_IPSBAR + 0x48) /* Configuration 1 */
|
|
|
|
+#define MCFSIM_DCFG2 (MCF_IPSBAR + 0x4c) /* Configuration 2 */
|
|
|
|
+#define MCFSIM_DBAR0 (MCF_IPSBAR + 0x50) /* Base address 0 */
|
|
|
|
+#define MCFSIM_DMR0 (MCF_IPSBAR + 0x54) /* Address mask 0 */
|
|
|
|
+#define MCFSIM_DBAR1 (MCF_IPSBAR + 0x58) /* Base address 1 */
|
|
|
|
+#define MCFSIM_DMR1 (MCF_IPSBAR + 0x5c) /* Address mask 1 */
|
|
|
|
+#endif
|
|
|
|
+
|
|
|
|
+/*
|
|
|
|
+ * DMA unit base addresses.
|
|
|
|
+ */
|
|
|
|
+#define MCFDMA_BASE0 (MCF_IPSBAR + 0x100)
|
|
|
|
+#define MCFDMA_BASE1 (MCF_IPSBAR + 0x140)
|
|
|
|
+#define MCFDMA_BASE2 (MCF_IPSBAR + 0x180)
|
|
|
|
+#define MCFDMA_BASE3 (MCF_IPSBAR + 0x1C0)
|
|
|
|
+
|
|
|
|
+/*
|
|
|
|
+ * UART module.
|
|
|
|
+ */
|
|
|
|
+#define MCFUART_BASE0 (MCF_IPSBAR + 0x200)
|
|
|
|
+#define MCFUART_BASE1 (MCF_IPSBAR + 0x240)
|
|
|
|
+#define MCFUART_BASE2 (MCF_IPSBAR + 0x280)
|
|
|
|
+
|
|
|
|
+/*
|
|
|
|
+ * FEC ethernet module.
|
|
|
|
+ */
|
|
|
|
+#define MCFFEC_BASE0 (MCF_IPSBAR + 0x1000)
|
|
|
|
+#define MCFFEC_SIZE0 0x800
|
|
|
|
+#define MCFFEC_BASE1 (MCF_IPSBAR + 0x1800)
|
|
|
|
+#define MCFFEC_SIZE1 0x800
|
|
|
|
+
|
|
|
|
+/*
|
|
|
|
+ * QSPI module.
|
|
|
|
+ */
|
|
|
|
+#define MCFQSPI_BASE (MCF_IPSBAR + 0x340)
|
|
|
|
+#define MCFQSPI_SIZE 0x40
|
|
|
|
+
|
|
|
|
+#ifdef CONFIG_M5271
|
|
|
|
+#define MCFQSPI_CS0 91
|
|
|
|
+#define MCFQSPI_CS1 92
|
|
|
|
+#define MCFQSPI_CS2 99
|
|
|
|
+#define MCFQSPI_CS3 103
|
|
|
|
+#endif
|
|
|
|
+#ifdef CONFIG_M5275
|
|
|
|
+#define MCFQSPI_CS0 59
|
|
|
|
+#define MCFQSPI_CS1 60
|
|
|
|
+#define MCFQSPI_CS2 61
|
|
|
|
+#define MCFQSPI_CS3 62
|
|
|
|
+#endif
|
|
|
|
+
|
|
|
|
+/*
|
|
|
|
+ * GPIO module.
|
|
|
|
+ */
|
|
|
|
+#ifdef CONFIG_M5271
|
|
|
|
+#define MCFGPIO_PODR_ADDR (MCF_IPSBAR + 0x100000)
|
|
|
|
+#define MCFGPIO_PODR_DATAH (MCF_IPSBAR + 0x100001)
|
|
|
|
+#define MCFGPIO_PODR_DATAL (MCF_IPSBAR + 0x100002)
|
|
|
|
+#define MCFGPIO_PODR_BUSCTL (MCF_IPSBAR + 0x100003)
|
|
|
|
+#define MCFGPIO_PODR_BS (MCF_IPSBAR + 0x100004)
|
|
|
|
+#define MCFGPIO_PODR_CS (MCF_IPSBAR + 0x100005)
|
|
|
|
+#define MCFGPIO_PODR_SDRAM (MCF_IPSBAR + 0x100006)
|
|
|
|
+#define MCFGPIO_PODR_FECI2C (MCF_IPSBAR + 0x100007)
|
|
|
|
+#define MCFGPIO_PODR_UARTH (MCF_IPSBAR + 0x100008)
|
|
|
|
+#define MCFGPIO_PODR_UARTL (MCF_IPSBAR + 0x100009)
|
|
|
|
+#define MCFGPIO_PODR_QSPI (MCF_IPSBAR + 0x10000A)
|
|
|
|
+#define MCFGPIO_PODR_TIMER (MCF_IPSBAR + 0x10000B)
|
|
|
|
+
|
|
|
|
+#define MCFGPIO_PDDR_ADDR (MCF_IPSBAR + 0x100010)
|
|
|
|
+#define MCFGPIO_PDDR_DATAH (MCF_IPSBAR + 0x100011)
|
|
|
|
+#define MCFGPIO_PDDR_DATAL (MCF_IPSBAR + 0x100012)
|
|
|
|
+#define MCFGPIO_PDDR_BUSCTL (MCF_IPSBAR + 0x100013)
|
|
|
|
+#define MCFGPIO_PDDR_BS (MCF_IPSBAR + 0x100014)
|
|
|
|
+#define MCFGPIO_PDDR_CS (MCF_IPSBAR + 0x100015)
|
|
|
|
+#define MCFGPIO_PDDR_SDRAM (MCF_IPSBAR + 0x100016)
|
|
|
|
+#define MCFGPIO_PDDR_FECI2C (MCF_IPSBAR + 0x100017)
|
|
|
|
+#define MCFGPIO_PDDR_UARTH (MCF_IPSBAR + 0x100018)
|
|
|
|
+#define MCFGPIO_PDDR_UARTL (MCF_IPSBAR + 0x100019)
|
|
|
|
+#define MCFGPIO_PDDR_QSPI (MCF_IPSBAR + 0x10001A)
|
|
|
|
+#define MCFGPIO_PDDR_TIMER (MCF_IPSBAR + 0x10001B)
|
|
|
|
+
|
|
|
|
+#define MCFGPIO_PPDSDR_ADDR (MCF_IPSBAR + 0x100020)
|
|
|
|
+#define MCFGPIO_PPDSDR_DATAH (MCF_IPSBAR + 0x100021)
|
|
|
|
+#define MCFGPIO_PPDSDR_DATAL (MCF_IPSBAR + 0x100022)
|
|
|
|
+#define MCFGPIO_PPDSDR_BUSCTL (MCF_IPSBAR + 0x100023)
|
|
|
|
+#define MCFGPIO_PPDSDR_BS (MCF_IPSBAR + 0x100024)
|
|
|
|
+#define MCFGPIO_PPDSDR_CS (MCF_IPSBAR + 0x100025)
|
|
|
|
+#define MCFGPIO_PPDSDR_SDRAM (MCF_IPSBAR + 0x100026)
|
|
|
|
+#define MCFGPIO_PPDSDR_FECI2C (MCF_IPSBAR + 0x100027)
|
|
|
|
+#define MCFGPIO_PPDSDR_UARTH (MCF_IPSBAR + 0x100028)
|
|
|
|
+#define MCFGPIO_PPDSDR_UARTL (MCF_IPSBAR + 0x100029)
|
|
|
|
+#define MCFGPIO_PPDSDR_QSPI (MCF_IPSBAR + 0x10002A)
|
|
|
|
+#define MCFGPIO_PPDSDR_TIMER (MCF_IPSBAR + 0x10002B)
|
|
|
|
+
|
|
|
|
+#define MCFGPIO_PCLRR_ADDR (MCF_IPSBAR + 0x100030)
|
|
|
|
+#define MCFGPIO_PCLRR_DATAH (MCF_IPSBAR + 0x100031)
|
|
|
|
+#define MCFGPIO_PCLRR_DATAL (MCF_IPSBAR + 0x100032)
|
|
|
|
+#define MCFGPIO_PCLRR_BUSCTL (MCF_IPSBAR + 0x100033)
|
|
|
|
+#define MCFGPIO_PCLRR_BS (MCF_IPSBAR + 0x100034)
|
|
|
|
+#define MCFGPIO_PCLRR_CS (MCF_IPSBAR + 0x100035)
|
|
|
|
+#define MCFGPIO_PCLRR_SDRAM (MCF_IPSBAR + 0x100036)
|
|
|
|
+#define MCFGPIO_PCLRR_FECI2C (MCF_IPSBAR + 0x100037)
|
|
|
|
+#define MCFGPIO_PCLRR_UARTH (MCF_IPSBAR + 0x100038)
|
|
|
|
+#define MCFGPIO_PCLRR_UARTL (MCF_IPSBAR + 0x100039)
|
|
|
|
+#define MCFGPIO_PCLRR_QSPI (MCF_IPSBAR + 0x10003A)
|
|
|
|
+#define MCFGPIO_PCLRR_TIMER (MCF_IPSBAR + 0x10003B)
|
|
|
|
+
|
|
|
|
+/*
|
|
|
|
+ * Generic GPIO support
|
|
|
|
+ */
|
|
|
|
+#define MCFGPIO_PODR MCFGPIO_PODR_ADDR
|
|
|
|
+#define MCFGPIO_PDDR MCFGPIO_PDDR_ADDR
|
|
|
|
+#define MCFGPIO_PPDR MCFGPIO_PPDSDR_ADDR
|
|
|
|
+#define MCFGPIO_SETR MCFGPIO_PPDSDR_ADDR
|
|
|
|
+#define MCFGPIO_CLRR MCFGPIO_PCLRR_ADDR
|
|
|
|
+
|
|
|
|
+#define MCFGPIO_PIN_MAX 100
|
|
|
|
+#define MCFGPIO_IRQ_MAX 8
|
|
|
|
+#define MCFGPIO_IRQ_VECBASE MCFINT_VECBASE
|
|
|
|
+
|
|
|
|
+/*
|
|
|
|
+ * Port Pin Assignment registers.
|
|
|
|
+ */
|
|
|
|
+#define MCFGPIO_PAR_AD (MCF_IPSBAR + 0x100040)
|
|
|
|
+#define MCFGPIO_PAR_BUSCTL (MCF_IPSBAR + 0x100042)
|
|
|
|
+#define MCFGPIO_PAR_BS (MCF_IPSBAR + 0x100044)
|
|
|
|
+#define MCFGPIO_PAR_CS (MCF_IPSBAR + 0x100045)
|
|
|
|
+#define MCFGPIO_PAR_SDRAM (MCF_IPSBAR + 0x100046)
|
|
|
|
+#define MCFGPIO_PAR_FECI2C (MCF_IPSBAR + 0x100047)
|
|
|
|
+#define MCFGPIO_PAR_UART (MCF_IPSBAR + 0x100048)
|
|
|
|
+#define MCFGPIO_PAR_QSPI (MCF_IPSBAR + 0x10004A)
|
|
|
|
+#define MCFGPIO_PAR_TIMER (MCF_IPSBAR + 0x10004C)
|
|
|
|
+
|
|
|
|
+#define UART0_ENABLE_MASK 0x000f
|
|
|
|
+#define UART1_ENABLE_MASK 0x0ff0
|
|
|
|
+#define UART2_ENABLE_MASK 0x3000
|
|
|
|
+#endif /* CONFIG_M5271 */
|
|
|
|
+
|
|
|
|
+#ifdef CONFIG_M5275
|
|
|
|
+#define MCFGPIO_PODR_BUSCTL (MCF_IPSBAR + 0x100004)
|
|
|
|
+#define MCFGPIO_PODR_ADDR (MCF_IPSBAR + 0x100005)
|
|
|
|
+#define MCFGPIO_PODR_CS (MCF_IPSBAR + 0x100008)
|
|
|
|
+#define MCFGPIO_PODR_FEC0H (MCF_IPSBAR + 0x10000A)
|
|
|
|
+#define MCFGPIO_PODR_FEC0L (MCF_IPSBAR + 0x10000B)
|
|
|
|
+#define MCFGPIO_PODR_FECI2C (MCF_IPSBAR + 0x10000C)
|
|
|
|
+#define MCFGPIO_PODR_QSPI (MCF_IPSBAR + 0x10000D)
|
|
|
|
+#define MCFGPIO_PODR_SDRAM (MCF_IPSBAR + 0x10000E)
|
|
|
|
+#define MCFGPIO_PODR_TIMERH (MCF_IPSBAR + 0x10000F)
|
|
|
|
+#define MCFGPIO_PODR_TIMERL (MCF_IPSBAR + 0x100010)
|
|
|
|
+#define MCFGPIO_PODR_UARTL (MCF_IPSBAR + 0x100011)
|
|
|
|
+#define MCFGPIO_PODR_FEC1H (MCF_IPSBAR + 0x100012)
|
|
|
|
+#define MCFGPIO_PODR_FEC1L (MCF_IPSBAR + 0x100013)
|
|
|
|
+#define MCFGPIO_PODR_BS (MCF_IPSBAR + 0x100014)
|