|
@@ -76,3 +76,65 @@ static void omap_hsmmc1_before_set_reg(struct device *dev, int slot,
|
|
|
if (mmc->slots[0].internal_clock) {
|
|
|
reg = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0);
|
|
|
reg |= OMAP2_MMCSDIO1ADPCLKISEL;
|
|
|
+ omap_ctrl_writel(reg, OMAP2_CONTROL_DEVCONF0);
|
|
|
+ }
|
|
|
+
|
|
|
+ reg = omap_ctrl_readl(control_pbias_offset);
|
|
|
+ if (cpu_is_omap3630()) {
|
|
|
+ /* Set MMC I/O to 52Mhz */
|
|
|
+ prog_io = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO1);
|
|
|
+ prog_io |= OMAP3630_PRG_SDMMC1_SPEEDCTRL;
|
|
|
+ omap_ctrl_writel(prog_io, OMAP343X_CONTROL_PROG_IO1);
|
|
|
+ } else {
|
|
|
+ reg |= OMAP2_PBIASSPEEDCTRL0;
|
|
|
+ }
|
|
|
+ reg &= ~OMAP2_PBIASLITEPWRDNZ0;
|
|
|
+ omap_ctrl_writel(reg, control_pbias_offset);
|
|
|
+ } else {
|
|
|
+ reg = omap_ctrl_readl(control_pbias_offset);
|
|
|
+ reg &= ~OMAP2_PBIASLITEPWRDNZ0;
|
|
|
+ omap_ctrl_writel(reg, control_pbias_offset);
|
|
|
+ }
|
|
|
+}
|
|
|
+
|
|
|
+static void omap_hsmmc1_after_set_reg(struct device *dev, int slot,
|
|
|
+ int power_on, int vdd)
|
|
|
+{
|
|
|
+ u32 reg;
|
|
|
+
|
|
|
+ /* 100ms delay required for PBIAS configuration */
|
|
|
+ msleep(100);
|
|
|
+
|
|
|
+ if (power_on) {
|
|
|
+ reg = omap_ctrl_readl(control_pbias_offset);
|
|
|
+ reg |= (OMAP2_PBIASLITEPWRDNZ0 | OMAP2_PBIASSPEEDCTRL0);
|
|
|
+ if ((1 << vdd) <= MMC_VDD_165_195)
|
|
|
+ reg &= ~OMAP2_PBIASLITEVMODE0;
|
|
|
+ else
|
|
|
+ reg |= OMAP2_PBIASLITEVMODE0;
|
|
|
+ omap_ctrl_writel(reg, control_pbias_offset);
|
|
|
+ } else {
|
|
|
+ reg = omap_ctrl_readl(control_pbias_offset);
|
|
|
+ reg |= (OMAP2_PBIASSPEEDCTRL0 | OMAP2_PBIASLITEPWRDNZ0 |
|
|
|
+ OMAP2_PBIASLITEVMODE0);
|
|
|
+ omap_ctrl_writel(reg, control_pbias_offset);
|
|
|
+ }
|
|
|
+}
|
|
|
+
|
|
|
+static void omap4_hsmmc1_before_set_reg(struct device *dev, int slot,
|
|
|
+ int power_on, int vdd)
|
|
|
+{
|
|
|
+ u32 reg;
|
|
|
+
|
|
|
+ /*
|
|
|
+ * Assume we power both OMAP VMMC1 (for CMD, CLK, DAT0..3) and the
|
|
|
+ * card with Vcc regulator (from twl4030 or whatever). OMAP has both
|
|
|
+ * 1.8V and 3.0V modes, controlled by the PBIAS register.
|
|
|
+ */
|
|
|
+ reg = omap4_ctrl_pad_readl(control_pbias_offset);
|
|
|
+ reg &= ~(OMAP4_MMC1_PBIASLITE_PWRDNZ_MASK |
|
|
|
+ OMAP4_MMC1_PWRDNZ_MASK |
|
|
|
+ OMAP4_MMC1_PBIASLITE_VMODE_MASK);
|
|
|
+ omap4_ctrl_pad_writel(reg, control_pbias_offset);
|
|
|
+}
|
|
|
+
|