|
@@ -2123,3 +2123,101 @@ static struct pinmux_gpio pinmux_gpios[] = {
|
|
GPIO_FN(MMCD1_4),
|
|
GPIO_FN(MMCD1_4),
|
|
GPIO_FN(MCP_D3_MCP_NAF3), \
|
|
GPIO_FN(MCP_D3_MCP_NAF3), \
|
|
GPIO_FN(MMCD1_3),
|
|
GPIO_FN(MMCD1_3),
|
|
|
|
+ GPIO_FN(MCP_D2_MCP_NAF2), \
|
|
|
|
+ GPIO_FN(MMCD1_2),
|
|
|
|
+ GPIO_FN(MCP_D1_MCP_NAF1), \
|
|
|
|
+ GPIO_FN(MMCD1_1),
|
|
|
|
+ GPIO_FN(MCP_D0_MCP_NAF0), \
|
|
|
|
+ GPIO_FN(MMCD1_0),
|
|
|
|
+ GPIO_FN(MCP_NBRSTOUT_),
|
|
|
|
+ GPIO_FN(MCP_WE0__MCP_FWE), \
|
|
|
|
+ GPIO_FN(MCP_RDWR_MCP_FWE),
|
|
|
|
+
|
|
|
|
+ /* MSEL2 special cases */
|
|
|
|
+ GPIO_FN(TSIF2_TS_XX1),
|
|
|
|
+ GPIO_FN(TSIF2_TS_XX2),
|
|
|
|
+ GPIO_FN(TSIF2_TS_XX3),
|
|
|
|
+ GPIO_FN(TSIF2_TS_XX4),
|
|
|
|
+ GPIO_FN(TSIF2_TS_XX5),
|
|
|
|
+ GPIO_FN(TSIF1_TS_XX1),
|
|
|
|
+ GPIO_FN(TSIF1_TS_XX2),
|
|
|
|
+ GPIO_FN(TSIF1_TS_XX3),
|
|
|
|
+ GPIO_FN(TSIF1_TS_XX4),
|
|
|
|
+ GPIO_FN(TSIF1_TS_XX5),
|
|
|
|
+ GPIO_FN(TSIF0_TS_XX1),
|
|
|
|
+ GPIO_FN(TSIF0_TS_XX2),
|
|
|
|
+ GPIO_FN(TSIF0_TS_XX3),
|
|
|
|
+ GPIO_FN(TSIF0_TS_XX4),
|
|
|
|
+ GPIO_FN(TSIF0_TS_XX5),
|
|
|
|
+ GPIO_FN(MST1_TS_XX1),
|
|
|
|
+ GPIO_FN(MST1_TS_XX2),
|
|
|
|
+ GPIO_FN(MST1_TS_XX3),
|
|
|
|
+ GPIO_FN(MST1_TS_XX4),
|
|
|
|
+ GPIO_FN(MST1_TS_XX5),
|
|
|
|
+ GPIO_FN(MST0_TS_XX1),
|
|
|
|
+ GPIO_FN(MST0_TS_XX2),
|
|
|
|
+ GPIO_FN(MST0_TS_XX3),
|
|
|
|
+ GPIO_FN(MST0_TS_XX4),
|
|
|
|
+ GPIO_FN(MST0_TS_XX5),
|
|
|
|
+
|
|
|
|
+ /* MSEL3 special cases */
|
|
|
|
+ GPIO_FN(SDHI0_VCCQ_MC0_ON),
|
|
|
|
+ GPIO_FN(SDHI0_VCCQ_MC0_OFF),
|
|
|
|
+ GPIO_FN(DEBUG_MON_VIO),
|
|
|
|
+ GPIO_FN(DEBUG_MON_LCDD),
|
|
|
|
+ GPIO_FN(LCDC_LCDC0),
|
|
|
|
+ GPIO_FN(LCDC_LCDC1),
|
|
|
|
+
|
|
|
|
+ /* MSEL4 special cases */
|
|
|
|
+ GPIO_FN(IRQ9_MEM_INT),
|
|
|
|
+ GPIO_FN(IRQ9_MCP_INT),
|
|
|
|
+ GPIO_FN(A11),
|
|
|
|
+ GPIO_FN(KEYOUT8),
|
|
|
|
+ GPIO_FN(TPU4TO3),
|
|
|
|
+ GPIO_FN(RESETA_N_PU_ON),
|
|
|
|
+ GPIO_FN(RESETA_N_PU_OFF),
|
|
|
|
+ GPIO_FN(EDBGREQ_PD),
|
|
|
|
+ GPIO_FN(EDBGREQ_PU),
|
|
|
|
+
|
|
|
|
+ /* Functions with pull-ups */
|
|
|
|
+ GPIO_FN(KEYIN0_PU),
|
|
|
|
+ GPIO_FN(KEYIN1_PU),
|
|
|
|
+ GPIO_FN(KEYIN2_PU),
|
|
|
|
+ GPIO_FN(KEYIN3_PU),
|
|
|
|
+ GPIO_FN(KEYIN4_PU),
|
|
|
|
+ GPIO_FN(KEYIN5_PU),
|
|
|
|
+ GPIO_FN(KEYIN6_PU),
|
|
|
|
+ GPIO_FN(KEYIN7_PU),
|
|
|
|
+ GPIO_FN(SDHICD0_PU),
|
|
|
|
+ GPIO_FN(SDHID0_0_PU),
|
|
|
|
+ GPIO_FN(SDHID0_1_PU),
|
|
|
|
+ GPIO_FN(SDHID0_2_PU),
|
|
|
|
+ GPIO_FN(SDHID0_3_PU),
|
|
|
|
+ GPIO_FN(SDHICMD0_PU),
|
|
|
|
+ GPIO_FN(SDHIWP0_PU),
|
|
|
|
+ GPIO_FN(SDHID1_0_PU),
|
|
|
|
+ GPIO_FN(SDHID1_1_PU),
|
|
|
|
+ GPIO_FN(SDHID1_2_PU),
|
|
|
|
+ GPIO_FN(SDHID1_3_PU),
|
|
|
|
+ GPIO_FN(SDHICMD1_PU),
|
|
|
|
+ GPIO_FN(SDHID2_0_PU),
|
|
|
|
+ GPIO_FN(SDHID2_1_PU),
|
|
|
|
+ GPIO_FN(SDHID2_2_PU),
|
|
|
|
+ GPIO_FN(SDHID2_3_PU),
|
|
|
|
+ GPIO_FN(SDHICMD2_PU),
|
|
|
|
+ GPIO_FN(MMCCMD0_PU),
|
|
|
|
+ GPIO_FN(MMCCMD1_PU),
|
|
|
|
+ GPIO_FN(MMCD0_0_PU),
|
|
|
|
+ GPIO_FN(MMCD0_1_PU),
|
|
|
|
+ GPIO_FN(MMCD0_2_PU),
|
|
|
|
+ GPIO_FN(MMCD0_3_PU),
|
|
|
|
+ GPIO_FN(MMCD0_4_PU),
|
|
|
|
+ GPIO_FN(MMCD0_5_PU),
|
|
|
|
+ GPIO_FN(MMCD0_6_PU),
|
|
|
|
+ GPIO_FN(MMCD0_7_PU),
|
|
|
|
+ GPIO_FN(FSIACK_PU),
|
|
|
|
+ GPIO_FN(FSIAILR_PU),
|
|
|
|
+ GPIO_FN(FSIAIBT_PU),
|
|
|
|
+ GPIO_FN(FSIAISLD_PU),
|
|
|
|
+};
|
|
|
|
+
|