|
@@ -244,3 +244,129 @@
|
|
|
|
|
|
/* PM_WKST1_CORE, CM_IDLEST1_CORE shared bits */
|
|
|
#define OMAP3430_ST_MMC3_SHIFT 30
|
|
|
+#define OMAP3430_ST_MMC3_MASK (1 << 30)
|
|
|
+#define OMAP3430_ST_MMC2_SHIFT 25
|
|
|
+#define OMAP3430_ST_MMC2_MASK (1 << 25)
|
|
|
+#define OMAP3430_ST_MMC1_SHIFT 24
|
|
|
+#define OMAP3430_ST_MMC1_MASK (1 << 24)
|
|
|
+#define OMAP3430_ST_MCSPI4_SHIFT 21
|
|
|
+#define OMAP3430_ST_MCSPI4_MASK (1 << 21)
|
|
|
+#define OMAP3430_ST_MCSPI3_SHIFT 20
|
|
|
+#define OMAP3430_ST_MCSPI3_MASK (1 << 20)
|
|
|
+#define OMAP3430_ST_MCSPI2_SHIFT 19
|
|
|
+#define OMAP3430_ST_MCSPI2_MASK (1 << 19)
|
|
|
+#define OMAP3430_ST_MCSPI1_SHIFT 18
|
|
|
+#define OMAP3430_ST_MCSPI1_MASK (1 << 18)
|
|
|
+#define OMAP3430_ST_I2C3_SHIFT 17
|
|
|
+#define OMAP3430_ST_I2C3_MASK (1 << 17)
|
|
|
+#define OMAP3430_ST_I2C2_SHIFT 16
|
|
|
+#define OMAP3430_ST_I2C2_MASK (1 << 16)
|
|
|
+#define OMAP3430_ST_I2C1_SHIFT 15
|
|
|
+#define OMAP3430_ST_I2C1_MASK (1 << 15)
|
|
|
+#define OMAP3430_ST_UART2_SHIFT 14
|
|
|
+#define OMAP3430_ST_UART2_MASK (1 << 14)
|
|
|
+#define OMAP3430_ST_UART1_SHIFT 13
|
|
|
+#define OMAP3430_ST_UART1_MASK (1 << 13)
|
|
|
+#define OMAP3430_ST_GPT11_SHIFT 12
|
|
|
+#define OMAP3430_ST_GPT11_MASK (1 << 12)
|
|
|
+#define OMAP3430_ST_GPT10_SHIFT 11
|
|
|
+#define OMAP3430_ST_GPT10_MASK (1 << 11)
|
|
|
+#define OMAP3430_ST_MCBSP5_SHIFT 10
|
|
|
+#define OMAP3430_ST_MCBSP5_MASK (1 << 10)
|
|
|
+#define OMAP3430_ST_MCBSP1_SHIFT 9
|
|
|
+#define OMAP3430_ST_MCBSP1_MASK (1 << 9)
|
|
|
+#define OMAP3430ES1_ST_FSHOSTUSB_SHIFT 5
|
|
|
+#define OMAP3430ES1_ST_FSHOSTUSB_MASK (1 << 5)
|
|
|
+#define OMAP3430ES1_ST_HSOTGUSB_SHIFT 4
|
|
|
+#define OMAP3430ES1_ST_HSOTGUSB_MASK (1 << 4)
|
|
|
+#define OMAP3430ES2_ST_HSOTGUSB_IDLE_SHIFT 5
|
|
|
+#define OMAP3430ES2_ST_HSOTGUSB_IDLE_MASK (1 << 5)
|
|
|
+#define OMAP3430ES2_ST_HSOTGUSB_STDBY_SHIFT 4
|
|
|
+#define OMAP3430ES2_ST_HSOTGUSB_STDBY_MASK (1 << 4)
|
|
|
+#define OMAP3430_ST_D2D_SHIFT 3
|
|
|
+#define OMAP3430_ST_D2D_MASK (1 << 3)
|
|
|
+
|
|
|
+/* CM_FCLKEN_WKUP, CM_ICLKEN_WKUP, PM_WKEN_WKUP shared bits */
|
|
|
+#define OMAP3430_EN_GPIO1_MASK (1 << 3)
|
|
|
+#define OMAP3430_EN_GPIO1_SHIFT 3
|
|
|
+#define OMAP3430_EN_GPT12_MASK (1 << 1)
|
|
|
+#define OMAP3430_EN_GPT12_SHIFT 1
|
|
|
+#define OMAP3430_EN_GPT1_MASK (1 << 0)
|
|
|
+#define OMAP3430_EN_GPT1_SHIFT 0
|
|
|
+
|
|
|
+/* CM_FCLKEN_WKUP, PM_WKEN_WKUP shared bits */
|
|
|
+#define OMAP3430_EN_SR2_MASK (1 << 7)
|
|
|
+#define OMAP3430_EN_SR2_SHIFT 7
|
|
|
+#define OMAP3430_EN_SR1_MASK (1 << 6)
|
|
|
+#define OMAP3430_EN_SR1_SHIFT 6
|
|
|
+
|
|
|
+/* CM_ICLKEN_WKUP, PM_WKEN_WKUP shared bits */
|
|
|
+#define OMAP3430_EN_GPT12_MASK (1 << 1)
|
|
|
+#define OMAP3430_EN_GPT12_SHIFT 1
|
|
|
+
|
|
|
+/* CM_IDLEST_WKUP, PM_WKST_WKUP shared bits */
|
|
|
+#define OMAP3430_ST_SR2_SHIFT 7
|
|
|
+#define OMAP3430_ST_SR2_MASK (1 << 7)
|
|
|
+#define OMAP3430_ST_SR1_SHIFT 6
|
|
|
+#define OMAP3430_ST_SR1_MASK (1 << 6)
|
|
|
+#define OMAP3430_ST_GPIO1_SHIFT 3
|
|
|
+#define OMAP3430_ST_GPIO1_MASK (1 << 3)
|
|
|
+#define OMAP3430_ST_32KSYNC_SHIFT 2
|
|
|
+#define OMAP3430_ST_32KSYNC_MASK (1 << 2)
|
|
|
+#define OMAP3430_ST_GPT12_SHIFT 1
|
|
|
+#define OMAP3430_ST_GPT12_MASK (1 << 1)
|
|
|
+#define OMAP3430_ST_GPT1_SHIFT 0
|
|
|
+#define OMAP3430_ST_GPT1_MASK (1 << 0)
|
|
|
+
|
|
|
+/*
|
|
|
+ * CM_SLEEPDEP_GFX, CM_SLEEPDEP_DSS, CM_SLEEPDEP_CAM,
|
|
|
+ * CM_SLEEPDEP_PER, PM_WKDEP_IVA2, PM_WKDEP_GFX,
|
|
|
+ * PM_WKDEP_DSS, PM_WKDEP_CAM, PM_WKDEP_PER, PM_WKDEP_NEON shared bits
|
|
|
+ */
|
|
|
+#define OMAP3430_EN_MPU_MASK (1 << 1)
|
|
|
+#define OMAP3430_EN_MPU_SHIFT 1
|
|
|
+
|
|
|
+/* CM_FCLKEN_PER, CM_ICLKEN_PER, PM_WKEN_PER shared bits */
|
|
|
+
|
|
|
+#define OMAP3630_EN_UART4_MASK (1 << 18)
|
|
|
+#define OMAP3630_EN_UART4_SHIFT 18
|
|
|
+#define OMAP3430_EN_GPIO6_MASK (1 << 17)
|
|
|
+#define OMAP3430_EN_GPIO6_SHIFT 17
|
|
|
+#define OMAP3430_EN_GPIO5_MASK (1 << 16)
|
|
|
+#define OMAP3430_EN_GPIO5_SHIFT 16
|
|
|
+#define OMAP3430_EN_GPIO4_MASK (1 << 15)
|
|
|
+#define OMAP3430_EN_GPIO4_SHIFT 15
|
|
|
+#define OMAP3430_EN_GPIO3_MASK (1 << 14)
|
|
|
+#define OMAP3430_EN_GPIO3_SHIFT 14
|
|
|
+#define OMAP3430_EN_GPIO2_MASK (1 << 13)
|
|
|
+#define OMAP3430_EN_GPIO2_SHIFT 13
|
|
|
+#define OMAP3430_EN_UART3_MASK (1 << 11)
|
|
|
+#define OMAP3430_EN_UART3_SHIFT 11
|
|
|
+#define OMAP3430_EN_GPT9_MASK (1 << 10)
|
|
|
+#define OMAP3430_EN_GPT9_SHIFT 10
|
|
|
+#define OMAP3430_EN_GPT8_MASK (1 << 9)
|
|
|
+#define OMAP3430_EN_GPT8_SHIFT 9
|
|
|
+#define OMAP3430_EN_GPT7_MASK (1 << 8)
|
|
|
+#define OMAP3430_EN_GPT7_SHIFT 8
|
|
|
+#define OMAP3430_EN_GPT6_MASK (1 << 7)
|
|
|
+#define OMAP3430_EN_GPT6_SHIFT 7
|
|
|
+#define OMAP3430_EN_GPT5_MASK (1 << 6)
|
|
|
+#define OMAP3430_EN_GPT5_SHIFT 6
|
|
|
+#define OMAP3430_EN_GPT4_MASK (1 << 5)
|
|
|
+#define OMAP3430_EN_GPT4_SHIFT 5
|
|
|
+#define OMAP3430_EN_GPT3_MASK (1 << 4)
|
|
|
+#define OMAP3430_EN_GPT3_SHIFT 4
|
|
|
+#define OMAP3430_EN_GPT2_MASK (1 << 3)
|
|
|
+#define OMAP3430_EN_GPT2_SHIFT 3
|
|
|
+
|
|
|
+/* CM_FCLKEN_PER, CM_ICLKEN_PER, PM_WKEN_PER, PM_WKST_PER shared bits */
|
|
|
+/* XXX Possible TI documentation bug: should the PM_WKST_PER EN_* bits
|
|
|
+ * be ST_* bits instead? */
|
|
|
+#define OMAP3430_EN_MCBSP4_MASK (1 << 2)
|
|
|
+#define OMAP3430_EN_MCBSP4_SHIFT 2
|
|
|
+#define OMAP3430_EN_MCBSP3_MASK (1 << 1)
|
|
|
+#define OMAP3430_EN_MCBSP3_SHIFT 1
|
|
|
+#define OMAP3430_EN_MCBSP2_MASK (1 << 0)
|
|
|
+#define OMAP3430_EN_MCBSP2_SHIFT 0
|
|
|
+
|
|
|
+/* CM_IDLEST_PER, PM_WKST_PER shared bits */
|