|
@@ -1339,3 +1339,94 @@
|
|
|
#define bfin_read_DMA18_START_ADDR() bfin_read32(DMA18_START_ADDR)
|
|
|
#define bfin_write_DMA18_START_ADDR(val) bfin_write32(DMA18_START_ADDR, val)
|
|
|
#define bfin_read_DMA18_CONFIG() bfin_read16(DMA18_CONFIG)
|
|
|
+#define bfin_write_DMA18_CONFIG(val) bfin_write16(DMA18_CONFIG, val)
|
|
|
+#define bfin_read_DMA18_X_COUNT() bfin_read16(DMA18_X_COUNT)
|
|
|
+#define bfin_write_DMA18_X_COUNT(val) bfin_write16(DMA18_X_COUNT, val)
|
|
|
+#define bfin_read_DMA18_X_MODIFY() bfin_read16(DMA18_X_MODIFY)
|
|
|
+#define bfin_write_DMA18_X_MODIFY(val) bfin_write16(DMA18_X_MODIFY, val)
|
|
|
+#define bfin_read_DMA18_Y_COUNT() bfin_read16(DMA18_Y_COUNT)
|
|
|
+#define bfin_write_DMA18_Y_COUNT(val) bfin_write16(DMA18_Y_COUNT, val)
|
|
|
+#define bfin_read_DMA18_Y_MODIFY() bfin_read16(DMA18_Y_MODIFY)
|
|
|
+#define bfin_write_DMA18_Y_MODIFY(val) bfin_write16(DMA18_Y_MODIFY, val)
|
|
|
+#define bfin_read_DMA18_CURR_DESC_PTR() bfin_read32(DMA18_CURR_DESC_PTR)
|
|
|
+#define bfin_write_DMA18_CURR_DESC_PTR(val) bfin_write32(DMA18_CURR_DESC_PTR, val)
|
|
|
+#define bfin_read_DMA18_CURR_ADDR() bfin_read32(DMA18_CURR_ADDR)
|
|
|
+#define bfin_write_DMA18_CURR_ADDR(val) bfin_write32(DMA18_CURR_ADDR, val)
|
|
|
+#define bfin_read_DMA18_IRQ_STATUS() bfin_read16(DMA18_IRQ_STATUS)
|
|
|
+#define bfin_write_DMA18_IRQ_STATUS(val) bfin_write16(DMA18_IRQ_STATUS, val)
|
|
|
+#define bfin_read_DMA18_PERIPHERAL_MAP() bfin_read16(DMA18_PERIPHERAL_MAP)
|
|
|
+#define bfin_write_DMA18_PERIPHERAL_MAP(val) bfin_write16(DMA18_PERIPHERAL_MAP, val)
|
|
|
+#define bfin_read_DMA18_CURR_X_COUNT() bfin_read16(DMA18_CURR_X_COUNT)
|
|
|
+#define bfin_write_DMA18_CURR_X_COUNT(val) bfin_write16(DMA18_CURR_X_COUNT, val)
|
|
|
+#define bfin_read_DMA18_CURR_Y_COUNT() bfin_read16(DMA18_CURR_Y_COUNT)
|
|
|
+#define bfin_write_DMA18_CURR_Y_COUNT(val) bfin_write16(DMA18_CURR_Y_COUNT, val)
|
|
|
+
|
|
|
+/* DMA Channel 19 Registers */
|
|
|
+
|
|
|
+#define bfin_read_DMA19_NEXT_DESC_PTR() bfin_read32(DMA19_NEXT_DESC_PTR)
|
|
|
+#define bfin_write_DMA19_NEXT_DESC_PTR(val) bfin_write32(DMA19_NEXT_DESC_PTR, val)
|
|
|
+#define bfin_read_DMA19_START_ADDR() bfin_read32(DMA19_START_ADDR)
|
|
|
+#define bfin_write_DMA19_START_ADDR(val) bfin_write32(DMA19_START_ADDR, val)
|
|
|
+#define bfin_read_DMA19_CONFIG() bfin_read16(DMA19_CONFIG)
|
|
|
+#define bfin_write_DMA19_CONFIG(val) bfin_write16(DMA19_CONFIG, val)
|
|
|
+#define bfin_read_DMA19_X_COUNT() bfin_read16(DMA19_X_COUNT)
|
|
|
+#define bfin_write_DMA19_X_COUNT(val) bfin_write16(DMA19_X_COUNT, val)
|
|
|
+#define bfin_read_DMA19_X_MODIFY() bfin_read16(DMA19_X_MODIFY)
|
|
|
+#define bfin_write_DMA19_X_MODIFY(val) bfin_write16(DMA19_X_MODIFY, val)
|
|
|
+#define bfin_read_DMA19_Y_COUNT() bfin_read16(DMA19_Y_COUNT)
|
|
|
+#define bfin_write_DMA19_Y_COUNT(val) bfin_write16(DMA19_Y_COUNT, val)
|
|
|
+#define bfin_read_DMA19_Y_MODIFY() bfin_read16(DMA19_Y_MODIFY)
|
|
|
+#define bfin_write_DMA19_Y_MODIFY(val) bfin_write16(DMA19_Y_MODIFY, val)
|
|
|
+#define bfin_read_DMA19_CURR_DESC_PTR() bfin_read32(DMA19_CURR_DESC_PTR)
|
|
|
+#define bfin_write_DMA19_CURR_DESC_PTR(val) bfin_write32(DMA19_CURR_DESC_PTR, val)
|
|
|
+#define bfin_read_DMA19_CURR_ADDR() bfin_read32(DMA19_CURR_ADDR)
|
|
|
+#define bfin_write_DMA19_CURR_ADDR(val) bfin_write32(DMA19_CURR_ADDR, val)
|
|
|
+#define bfin_read_DMA19_IRQ_STATUS() bfin_read16(DMA19_IRQ_STATUS)
|
|
|
+#define bfin_write_DMA19_IRQ_STATUS(val) bfin_write16(DMA19_IRQ_STATUS, val)
|
|
|
+#define bfin_read_DMA19_PERIPHERAL_MAP() bfin_read16(DMA19_PERIPHERAL_MAP)
|
|
|
+#define bfin_write_DMA19_PERIPHERAL_MAP(val) bfin_write16(DMA19_PERIPHERAL_MAP, val)
|
|
|
+#define bfin_read_DMA19_CURR_X_COUNT() bfin_read16(DMA19_CURR_X_COUNT)
|
|
|
+#define bfin_write_DMA19_CURR_X_COUNT(val) bfin_write16(DMA19_CURR_X_COUNT, val)
|
|
|
+#define bfin_read_DMA19_CURR_Y_COUNT() bfin_read16(DMA19_CURR_Y_COUNT)
|
|
|
+#define bfin_write_DMA19_CURR_Y_COUNT(val) bfin_write16(DMA19_CURR_Y_COUNT, val)
|
|
|
+
|
|
|
+/* DMA Channel 20 Registers */
|
|
|
+
|
|
|
+#define bfin_read_DMA20_NEXT_DESC_PTR() bfin_read32(DMA20_NEXT_DESC_PTR)
|
|
|
+#define bfin_write_DMA20_NEXT_DESC_PTR(val) bfin_write32(DMA20_NEXT_DESC_PTR, val)
|
|
|
+#define bfin_read_DMA20_START_ADDR() bfin_read32(DMA20_START_ADDR)
|
|
|
+#define bfin_write_DMA20_START_ADDR(val) bfin_write32(DMA20_START_ADDR, val)
|
|
|
+#define bfin_read_DMA20_CONFIG() bfin_read16(DMA20_CONFIG)
|
|
|
+#define bfin_write_DMA20_CONFIG(val) bfin_write16(DMA20_CONFIG, val)
|
|
|
+#define bfin_read_DMA20_X_COUNT() bfin_read16(DMA20_X_COUNT)
|
|
|
+#define bfin_write_DMA20_X_COUNT(val) bfin_write16(DMA20_X_COUNT, val)
|
|
|
+#define bfin_read_DMA20_X_MODIFY() bfin_read16(DMA20_X_MODIFY)
|
|
|
+#define bfin_write_DMA20_X_MODIFY(val) bfin_write16(DMA20_X_MODIFY, val)
|
|
|
+#define bfin_read_DMA20_Y_COUNT() bfin_read16(DMA20_Y_COUNT)
|
|
|
+#define bfin_write_DMA20_Y_COUNT(val) bfin_write16(DMA20_Y_COUNT, val)
|
|
|
+#define bfin_read_DMA20_Y_MODIFY() bfin_read16(DMA20_Y_MODIFY)
|
|
|
+#define bfin_write_DMA20_Y_MODIFY(val) bfin_write16(DMA20_Y_MODIFY, val)
|
|
|
+#define bfin_read_DMA20_CURR_DESC_PTR() bfin_read32(DMA20_CURR_DESC_PTR)
|
|
|
+#define bfin_write_DMA20_CURR_DESC_PTR(val) bfin_write32(DMA20_CURR_DESC_PTR, val)
|
|
|
+#define bfin_read_DMA20_CURR_ADDR() bfin_read32(DMA20_CURR_ADDR)
|
|
|
+#define bfin_write_DMA20_CURR_ADDR(val) bfin_write32(DMA20_CURR_ADDR, val)
|
|
|
+#define bfin_read_DMA20_IRQ_STATUS() bfin_read16(DMA20_IRQ_STATUS)
|
|
|
+#define bfin_write_DMA20_IRQ_STATUS(val) bfin_write16(DMA20_IRQ_STATUS, val)
|
|
|
+#define bfin_read_DMA20_PERIPHERAL_MAP() bfin_read16(DMA20_PERIPHERAL_MAP)
|
|
|
+#define bfin_write_DMA20_PERIPHERAL_MAP(val) bfin_write16(DMA20_PERIPHERAL_MAP, val)
|
|
|
+#define bfin_read_DMA20_CURR_X_COUNT() bfin_read16(DMA20_CURR_X_COUNT)
|
|
|
+#define bfin_write_DMA20_CURR_X_COUNT(val) bfin_write16(DMA20_CURR_X_COUNT, val)
|
|
|
+#define bfin_read_DMA20_CURR_Y_COUNT() bfin_read16(DMA20_CURR_Y_COUNT)
|
|
|
+#define bfin_write_DMA20_CURR_Y_COUNT(val) bfin_write16(DMA20_CURR_Y_COUNT, val)
|
|
|
+
|
|
|
+/* DMA Channel 21 Registers */
|
|
|
+
|
|
|
+#define bfin_read_DMA21_NEXT_DESC_PTR() bfin_read32(DMA21_NEXT_DESC_PTR)
|
|
|
+#define bfin_write_DMA21_NEXT_DESC_PTR(val) bfin_write32(DMA21_NEXT_DESC_PTR, val)
|
|
|
+#define bfin_read_DMA21_START_ADDR() bfin_read32(DMA21_START_ADDR)
|
|
|
+#define bfin_write_DMA21_START_ADDR(val) bfin_write32(DMA21_START_ADDR, val)
|
|
|
+#define bfin_read_DMA21_CONFIG() bfin_read16(DMA21_CONFIG)
|
|
|
+#define bfin_write_DMA21_CONFIG(val) bfin_write16(DMA21_CONFIG, val)
|
|
|
+#define bfin_read_DMA21_X_COUNT() bfin_read16(DMA21_X_COUNT)
|
|
|
+#define bfin_write_DMA21_X_COUNT(val) bfin_write16(DMA21_X_COUNT, val)
|
|
|
+#define bfin_read_DMA21_X_MODIFY() bfin_read16(DMA21_X_MODIFY)
|