|
@@ -234,3 +234,124 @@
|
|
/* Used by PM_MPU_PWRSTST */
|
|
/* Used by PM_MPU_PWRSTST */
|
|
#define AM33XX_MPU_RAM_STATEST_SHIFT 4
|
|
#define AM33XX_MPU_RAM_STATEST_SHIFT 4
|
|
#define AM33XX_MPU_RAM_STATEST_MASK (0x3 << 4)
|
|
#define AM33XX_MPU_RAM_STATEST_MASK (0x3 << 4)
|
|
|
|
+
|
|
|
|
+/* Used by PRM_RSTST */
|
|
|
|
+#define AM33XX_MPU_SECURITY_VIOL_RST_SHIFT 2
|
|
|
|
+#define AM33XX_MPU_SECURITY_VIOL_RST_MASK (1 << 2)
|
|
|
|
+
|
|
|
|
+/* Used by PRM_SRAM_COUNT */
|
|
|
|
+#define AM33XX_PCHARGECNT_VALUE_SHIFT 0
|
|
|
|
+#define AM33XX_PCHARGECNT_VALUE_MASK (0x3f << 0)
|
|
|
|
+
|
|
|
|
+/* Used by RM_PER_RSTCTRL */
|
|
|
|
+#define AM33XX_PCI_LRST_SHIFT 0
|
|
|
|
+#define AM33XX_PCI_LRST_MASK (1 << 0)
|
|
|
|
+
|
|
|
|
+/* Renamed from PCI_LRST Used by RM_PER_RSTST */
|
|
|
|
+#define AM33XX_PCI_LRST_5_5_SHIFT 5
|
|
|
|
+#define AM33XX_PCI_LRST_5_5_MASK (1 << 5)
|
|
|
|
+
|
|
|
|
+/* Used by PM_PER_PWRSTCTRL */
|
|
|
|
+#define AM33XX_PER_MEM_ONSTATE_SHIFT 25
|
|
|
|
+#define AM33XX_PER_MEM_ONSTATE_MASK (0x3 << 25)
|
|
|
|
+
|
|
|
|
+/* Used by PM_PER_PWRSTCTRL */
|
|
|
|
+#define AM33XX_PER_MEM_RETSTATE_SHIFT 29
|
|
|
|
+#define AM33XX_PER_MEM_RETSTATE_MASK (1 << 29)
|
|
|
|
+
|
|
|
|
+/* Used by PM_PER_PWRSTST */
|
|
|
|
+#define AM33XX_PER_MEM_STATEST_SHIFT 17
|
|
|
|
+#define AM33XX_PER_MEM_STATEST_MASK (0x3 << 17)
|
|
|
|
+
|
|
|
|
+/*
|
|
|
|
+ * Used by PM_GFX_PWRSTCTRL, PM_CEFUSE_PWRSTCTRL, PM_PER_PWRSTCTRL,
|
|
|
|
+ * PM_MPU_PWRSTCTRL
|
|
|
|
+ */
|
|
|
|
+#define AM33XX_POWERSTATE_SHIFT 0
|
|
|
|
+#define AM33XX_POWERSTATE_MASK (0x3 << 0)
|
|
|
|
+
|
|
|
|
+/* Used by PM_GFX_PWRSTST, PM_CEFUSE_PWRSTST, PM_PER_PWRSTST, PM_MPU_PWRSTST */
|
|
|
|
+#define AM33XX_POWERSTATEST_SHIFT 0
|
|
|
|
+#define AM33XX_POWERSTATEST_MASK (0x3 << 0)
|
|
|
|
+
|
|
|
|
+/* Used by PM_PER_PWRSTCTRL */
|
|
|
|
+#define AM33XX_RAM_MEM_ONSTATE_SHIFT 30
|
|
|
|
+#define AM33XX_RAM_MEM_ONSTATE_MASK (0x3 << 30)
|
|
|
|
+
|
|
|
|
+/* Used by PM_PER_PWRSTCTRL */
|
|
|
|
+#define AM33XX_RAM_MEM_RETSTATE_SHIFT 27
|
|
|
|
+#define AM33XX_RAM_MEM_RETSTATE_MASK (1 << 27)
|
|
|
|
+
|
|
|
|
+/* Used by PM_PER_PWRSTST */
|
|
|
|
+#define AM33XX_RAM_MEM_STATEST_SHIFT 21
|
|
|
|
+#define AM33XX_RAM_MEM_STATEST_MASK (0x3 << 21)
|
|
|
|
+
|
|
|
|
+/* Used by PRM_LDO_SRAM_CORE_CTRL, PRM_LDO_SRAM_MPU_CTRL */
|
|
|
|
+#define AM33XX_RETMODE_ENABLE_SHIFT 0
|
|
|
|
+#define AM33XX_RETMODE_ENABLE_MASK (1 << 0)
|
|
|
|
+
|
|
|
|
+/* Used by REVISION_PRM */
|
|
|
|
+#define AM33XX_REV_SHIFT 0
|
|
|
|
+#define AM33XX_REV_MASK (0xff << 0)
|
|
|
|
+
|
|
|
|
+/* Used by PRM_RSTTIME */
|
|
|
|
+#define AM33XX_RSTTIME1_SHIFT 0
|
|
|
|
+#define AM33XX_RSTTIME1_MASK (0xff << 0)
|
|
|
|
+
|
|
|
|
+/* Used by PRM_RSTTIME */
|
|
|
|
+#define AM33XX_RSTTIME2_SHIFT 8
|
|
|
|
+#define AM33XX_RSTTIME2_MASK (0x1f << 8)
|
|
|
|
+
|
|
|
|
+/* Used by PRM_RSTCTRL */
|
|
|
|
+#define AM33XX_RST_GLOBAL_COLD_SW_SHIFT 1
|
|
|
|
+#define AM33XX_RST_GLOBAL_COLD_SW_MASK (1 << 1)
|
|
|
|
+
|
|
|
|
+/* Used by PRM_RSTCTRL */
|
|
|
|
+#define AM33XX_RST_GLOBAL_WARM_SW_SHIFT 0
|
|
|
|
+#define AM33XX_RST_GLOBAL_WARM_SW_MASK (1 << 0)
|
|
|
|
+
|
|
|
|
+/* Used by PRM_SRAM_COUNT */
|
|
|
|
+#define AM33XX_SLPCNT_VALUE_SHIFT 16
|
|
|
|
+#define AM33XX_SLPCNT_VALUE_MASK (0xff << 16)
|
|
|
|
+
|
|
|
|
+/* Used by PRM_LDO_SRAM_CORE_CTRL, PRM_LDO_SRAM_MPU_CTRL */
|
|
|
|
+#define AM33XX_SRAMLDO_STATUS_SHIFT 8
|
|
|
|
+#define AM33XX_SRAMLDO_STATUS_MASK (1 << 8)
|
|
|
|
+
|
|
|
|
+/* Used by PRM_LDO_SRAM_CORE_CTRL, PRM_LDO_SRAM_MPU_CTRL */
|
|
|
|
+#define AM33XX_SRAM_IN_TRANSITION_SHIFT 9
|
|
|
|
+#define AM33XX_SRAM_IN_TRANSITION_MASK (1 << 9)
|
|
|
|
+
|
|
|
|
+/* Used by PRM_SRAM_COUNT */
|
|
|
|
+#define AM33XX_STARTUP_COUNT_SHIFT 24
|
|
|
|
+#define AM33XX_STARTUP_COUNT_MASK (0xff << 24)
|
|
|
|
+
|
|
|
|
+/* Used by PRM_IRQENABLE_M3, PRM_IRQENABLE_MPU */
|
|
|
|
+#define AM33XX_TRANSITION_EN_SHIFT 8
|
|
|
|
+#define AM33XX_TRANSITION_EN_MASK (1 << 8)
|
|
|
|
+
|
|
|
|
+/* Used by PRM_IRQSTATUS_M3, PRM_IRQSTATUS_MPU */
|
|
|
|
+#define AM33XX_TRANSITION_ST_SHIFT 8
|
|
|
|
+#define AM33XX_TRANSITION_ST_MASK (1 << 8)
|
|
|
|
+
|
|
|
|
+/* Used by PRM_SRAM_COUNT */
|
|
|
|
+#define AM33XX_VSETUPCNT_VALUE_SHIFT 8
|
|
|
|
+#define AM33XX_VSETUPCNT_VALUE_MASK (0xff << 8)
|
|
|
|
+
|
|
|
|
+/* Used by PRM_RSTST */
|
|
|
|
+#define AM33XX_WDT0_RST_SHIFT 3
|
|
|
|
+#define AM33XX_WDT0_RST_MASK (1 << 3)
|
|
|
|
+
|
|
|
|
+/* Used by PRM_RSTST */
|
|
|
|
+#define AM33XX_WDT1_RST_SHIFT 4
|
|
|
|
+#define AM33XX_WDT1_RST_MASK (1 << 4)
|
|
|
|
+
|
|
|
|
+/* Used by RM_WKUP_RSTCTRL */
|
|
|
|
+#define AM33XX_WKUP_M3_LRST_SHIFT 3
|
|
|
|
+#define AM33XX_WKUP_M3_LRST_MASK (1 << 3)
|
|
|
|
+
|
|
|
|
+/* Renamed from WKUP_M3_LRST Used by RM_WKUP_RSTST */
|
|
|
|
+#define AM33XX_WKUP_M3_LRST_5_5_SHIFT 5
|
|
|
|
+#define AM33XX_WKUP_M3_LRST_5_5_MASK (1 << 5)
|
|
|
|
+
|
|
|
|
+#endif
|