|
@@ -215,3 +215,44 @@
|
|
|
#define INT_ADM0_SD2 (GIC_SPI_START + 172)
|
|
|
#define INT_ADM0_SD3 (GIC_SPI_START + 173)
|
|
|
#define CC_SCSS_WDT1CPU1BITEEXPIRED (GIC_SPI_START + 174)
|
|
|
+#define CC_SCSS_WDT1CPU0BITEEXPIRED (GIC_SPI_START + 175)
|
|
|
+#define CC_SCSS_WDT0CPU1BITEEXPIRED (GIC_SPI_START + 176)
|
|
|
+#define CC_SCSS_WDT0CPU0BITEEXPIRED (GIC_SPI_START + 177)
|
|
|
+#define TSENS_UPPER_LOWER_INT (GIC_SPI_START + 178)
|
|
|
+#define SSBI2_2_SC_CPU1_SECURE_INT (GIC_SPI_START + 179)
|
|
|
+#define SSBI2_2_SC_CPU1_NON_SECURE_INT (GIC_SPI_START + 180)
|
|
|
+#define SSBI2_1_SC_CPU1_SECURE_INT (GIC_SPI_START + 181)
|
|
|
+#define SSBI2_1_SC_CPU1_NON_SECURE_INT (GIC_SPI_START + 182)
|
|
|
+#define XPU_SUMMARY_IRQ (GIC_SPI_START + 183)
|
|
|
+#define BUS_EXCEPTION_SUMMARY_IRQ (GIC_SPI_START + 184)
|
|
|
+#define HSDDRX_SMICH0_IRQ (GIC_SPI_START + 185)
|
|
|
+#define HSDDRX_EBI1_IRQ (GIC_SPI_START + 186)
|
|
|
+#define SDC5_BAM_IRQ (GIC_SPI_START + 187)
|
|
|
+#define SDC5_IRQ_0 (GIC_SPI_START + 188)
|
|
|
+#define INT_UART9DM_IRQ (GIC_SPI_START + 189)
|
|
|
+#define GSBI9_QUP_IRQ (GIC_SPI_START + 190)
|
|
|
+#define INT_UART10DM_IRQ (GIC_SPI_START + 191)
|
|
|
+#define GSBI10_QUP_IRQ (GIC_SPI_START + 192)
|
|
|
+#define INT_UART11DM_IRQ (GIC_SPI_START + 193)
|
|
|
+#define GSBI11_QUP_IRQ (GIC_SPI_START + 194)
|
|
|
+#define INT_UART12DM_IRQ (GIC_SPI_START + 195)
|
|
|
+#define GSBI12_QUP_IRQ (GIC_SPI_START + 196)
|
|
|
+
|
|
|
+/*SPI 197 to 209 arent used in 8x60*/
|
|
|
+#define SMMU_GFX2D1_CB_SC_SECURE_IRQ (GIC_SPI_START + 210)
|
|
|
+#define SMMU_GFX2D1_CB_SC_NON_SECURE_IRQ (GIC_SPI_START + 211)
|
|
|
+
|
|
|
+/*SPI 212 to 216 arent used in 8x60*/
|
|
|
+#define SMPSS_SPARE_1 (GIC_SPI_START + 217)
|
|
|
+#define SMPSS_SPARE_2 (GIC_SPI_START + 218)
|
|
|
+#define SMPSS_SPARE_3 (GIC_SPI_START + 219)
|
|
|
+#define SMPSS_SPARE_4 (GIC_SPI_START + 220)
|
|
|
+#define SMPSS_SPARE_5 (GIC_SPI_START + 221)
|
|
|
+#define SMPSS_SPARE_6 (GIC_SPI_START + 222)
|
|
|
+#define SMPSS_SPARE_7 (GIC_SPI_START + 223)
|
|
|
+
|
|
|
+#define NR_GPIO_IRQS 173
|
|
|
+#define NR_MSM_IRQS 256
|
|
|
+#define NR_BOARD_IRQS 0
|
|
|
+
|
|
|
+#endif
|